3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 /************************************************************************
22 * lwmon5.h - configuration for lwmon5 board
23 ***********************************************************************/
27 /*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
30 #define CONFIG_LWMON5 1 /* Board is lwmon5 */
31 #define CONFIG_440EPX 1 /* Specific PPC440EPx */
32 #define CONFIG_440 1 /* ... PPC440 family */
33 #define CONFIG_4xx 1 /* ... PPC4xx family */
34 #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
36 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
37 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
38 #define CONFIG_ADD_RAM_INFO 1 /* Print additional info */
40 /*-----------------------------------------------------------------------
41 * Base addresses -- Note these are effective addresses where the
42 * actual resources get mapped (not physical addresses)
43 *----------------------------------------------------------------------*/
44 #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
45 #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
47 #define CFG_BOOT_BASE_ADDR 0xf0000000
48 #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
49 #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
50 #define CFG_MONITOR_BASE TEXT_BASE
51 #define CFG_LIME_BASE_0 0xc0000000
52 #define CFG_LIME_BASE_1 0xc1000000
53 #define CFG_LIME_BASE_2 0xc2000000
54 #define CFG_LIME_BASE_3 0xc3000000
55 #define CFG_FPGA_BASE_0 0xc4000000
56 #define CFG_FPGA_BASE_1 0xc4200000
57 #define CFG_OCM_BASE 0xe0010000 /* ocm */
58 #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
59 #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
60 #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
61 #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
62 #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
64 /* Don't change either of these */
65 #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
67 #define CFG_USB2D0_BASE 0xe0000100
68 #define CFG_USB_DEVICE 0xe0000000
69 #define CFG_USB_HOST 0xe0000400
71 /*-----------------------------------------------------------------------
72 * Initial RAM & stack pointer
73 *----------------------------------------------------------------------*/
74 /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
75 #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
76 #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
77 #define CFG_OCM_DATA_ADDR CFG_OCM_BASE
79 #define CFG_INIT_RAM_END (4 << 10)
80 #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
81 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
82 #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
83 #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
85 /*-----------------------------------------------------------------------
87 *----------------------------------------------------------------------*/
88 #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
89 #define CONFIG_BAUDRATE 115200
90 #define CONFIG_SERIAL_MULTI 1
91 /* define this if you want console on UART1 */
92 #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
94 #define CFG_BAUDRATE_TABLE \
95 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
97 /*-----------------------------------------------------------------------
99 *----------------------------------------------------------------------*/
100 #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
102 /*-----------------------------------------------------------------------
104 *----------------------------------------------------------------------*/
105 #define CFG_FLASH_CFI /* The flash is CFI compatible */
106 #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
108 #define CFG_FLASH0 0xFC000000
109 #define CFG_FLASH1 0xF8000000
110 #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
112 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
113 #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
115 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
116 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
118 #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
119 #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
121 #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
122 #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
124 #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
125 #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
126 #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
128 /* Address and size of Redundant Environment Sector */
129 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
130 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
132 /*-----------------------------------------------------------------------
134 *----------------------------------------------------------------------*/
135 #define CFG_MBYTES_SDRAM (256) /* 256MB */
136 #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
137 #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
138 #if 0 /* test-only: disable ECC for now */
139 #define CONFIG_DDR_ECC 1 /* enable ECC */
142 #define CONFIG_POST (CFG_POST_ECC)
145 /*-----------------------------------------------------------------------
147 *----------------------------------------------------------------------*/
148 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
149 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
150 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
151 #define CFG_I2C_SLAVE 0x7F
153 #define CFG_I2C_MULTI_EEPROMS
154 #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
155 #define CFG_I2C_EEPROM_ADDR_LEN 1
156 #define CFG_EEPROM_PAGE_WRITE_ENABLE
157 #define CFG_EEPROM_PAGE_WRITE_BITS 3
158 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
160 #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
161 #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
163 #define CONFIG_PREBOOT "echo;" \
164 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
167 #undef CONFIG_BOOTARGS
169 #define CONFIG_EXTRA_ENV_SETTINGS \
170 "hostname=lwmon5\0" \
173 "nfsargs=setenv bootargs root=/dev/nfs rw " \
174 "nfsroot=${serverip}:${rootpath}\0" \
175 "ramargs=setenv bootargs root=/dev/ram rw\0" \
176 "addip=setenv bootargs ${bootargs} " \
177 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
178 ":${hostname}:${netdev}:off panic=1\0" \
179 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
180 "flash_nfs=run nfsargs addip addtty;" \
181 "bootm ${kernel_addr}\0" \
182 "flash_self=run ramargs addip addtty;" \
183 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
184 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
186 "rootpath=/opt/eldk/ppc_4xxFP\0" \
187 "bootfile=/tftpboot/lwmon5/uImage\0" \
188 "kernel_addr=FC000000\0" \
189 "ramdisk_addr=FC180000\0" \
190 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
191 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
192 "cp.b 200000 FFF80000 80000\0" \
193 "upd=run load;run update\0" \
194 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
197 #define CONFIG_BOOTCOMMAND "run flash_self"
200 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
202 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
205 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
206 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
208 #define CONFIG_IBM_EMAC4_V4 1
209 #define CONFIG_MII 1 /* MII PHY management */
210 #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
212 #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
214 #define CONFIG_HAS_ETH0
215 #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
217 #define CONFIG_NET_MULTI 1
218 #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
219 #define CONFIG_PHY1_ADDR 1
223 #define CONFIG_USB_OHCI
224 #define CONFIG_USB_STORAGE
226 /* Comment this out to enable USB 1.1 device */
227 #define USB_2_0_DEVICE
229 #define CMD_USB CFG_CMD_USB
231 #define CMD_USB 0 /* no USB on 440GRx */
232 #endif /* CONFIG_440EPX */
235 #define CONFIG_MAC_PARTITION
236 #define CONFIG_DOS_PARTITION
237 #define CONFIG_ISO_PARTITION
239 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
258 #define CONFIG_SUPPORT_VFAT
260 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
261 #include <cmd_confdefs.h>
263 /*-----------------------------------------------------------------------
264 * Miscellaneous configurable options
265 *----------------------------------------------------------------------*/
266 #define CFG_LONGHELP /* undef to save memory */
267 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
268 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
269 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
271 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
273 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
274 #define CFG_MAXARGS 16 /* max number of command args */
275 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
277 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
278 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
280 #define CFG_LOAD_ADDR 0x100000 /* default load address */
281 #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
283 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
285 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
286 #define CONFIG_LOOPW 1 /* enable loopw command */
287 #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
288 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
289 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
291 /*-----------------------------------------------------------------------
293 *----------------------------------------------------------------------*/
295 #define CONFIG_PCI /* include pci support */
296 #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
297 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
298 #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
300 /* Board-specific PCI */
301 #define CFG_PCI_TARGET_INIT
302 #define CFG_PCI_MASTER_INIT
304 #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
305 #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
307 #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
310 * For booting Linux, the board info and command line data
311 * have to be in the first 8 MB of memory, since this is
312 * the maximum mapped by the Linux kernel during initialization.
314 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
316 /*-----------------------------------------------------------------------
317 * External Bus Controller (EBC) Setup
318 *----------------------------------------------------------------------*/
319 #define CFG_FLASH CFG_FLASH_BASE
321 /* Memory Bank 0 (NOR-FLASH) initialization */
322 #define CFG_EBC_PB0AP 0x03050200
323 #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
325 /* Memory Bank 1 (Lime) initialization */
326 #define CFG_EBC_PB1AP 0x01004380
327 #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
329 /* Memory Bank 2 (FPGA) initialization */
330 #define CFG_EBC_PB2AP 0x01004400
331 #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
333 /* Memory Bank 3 (FPGA2) initialization */
334 #define CFG_EBC_PB3AP 0x01004400
335 #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
337 #define CFG_EBC_CFG 0xb8400000
339 /*-----------------------------------------------------------------------
340 * Graphics (Fujitsu Lime)
341 *----------------------------------------------------------------------*/
342 /* SDRAM Clock frequency adjustment register */
343 #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
344 /* Lime Clock frequency is to set 100MHz */
345 #define CFG_LIME_CLOCK_100MHZ 0x00000
347 /* Lime Clock frequency for 133MHz */
348 #define CFG_LIME_CLOCK_133MHZ 0x10000
351 /* SDRAM Parameter register */
352 #define CFG_LIME_MMR 0xC1FCFFFC
353 /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
354 and pixel flare on display when 133MHz was configured. According to
355 SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
356 #ifdef CFG_LIME_CLOCK_133MHZ
357 #define CFG_LIME_MMR_VALUE 0x414FB7F3
359 #define CFG_LIME_MMR_VALUE 0x414FB7F2
362 /*-----------------------------------------------------------------------
364 *----------------------------------------------------------------------*/
365 #define CFG_GPIO_PHY1_RST 12
366 #define CFG_GPIO_FLASH_WP 14
367 #define CFG_GPIO_PHY0_RST 22
368 #define CFG_GPIO_WATCHDOG 58
369 #define CFG_GPIO_LIME_S 59
370 #define CFG_GPIO_LIME_RST 60
372 /*-----------------------------------------------------------------------
373 * PPC440 GPIO Configuration
375 #define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
378 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
379 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
380 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
381 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
382 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
383 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
384 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
385 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
386 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
387 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
388 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
389 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
390 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
391 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
392 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
393 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
394 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
395 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
396 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
397 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
398 {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
399 {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
400 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
401 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
402 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
403 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
404 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
405 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
406 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
407 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
408 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
409 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
413 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
414 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
415 {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
416 {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
417 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
418 {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
419 {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
420 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
421 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
422 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
423 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
424 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
425 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
426 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
427 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
428 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
429 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
430 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
431 {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
432 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
433 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
434 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO53 Unselect via TraceSelect Bit */ \
435 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
436 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
437 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
438 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
439 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO58 Unselect via TraceSelect Bit */ \
440 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
441 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
442 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
443 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
444 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
448 /*-----------------------------------------------------------------------
449 * Cache Configuration
450 *----------------------------------------------------------------------*/
451 #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
452 #define CFG_CACHELINE_SIZE 32 /* ... */
453 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
454 #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
458 * Internal Definitions
462 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
463 #define BOOTFLAG_WARM 0x02 /* Software reboot */
465 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
466 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
467 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
469 #endif /* __CONFIG_H */