Convert CONFIG_SCSI_AHCI_PLAT et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #ifdef CONFIG_FSL_QSPI
13 #ifdef CONFIG_TARGET_LS2081ARDB
14 #define CONFIG_QIXIS_I2C_ACCESS
15 #endif
16 #endif
17
18 #define I2C_MUX_CH_VOL_MONITOR          0xa
19 #define I2C_VOL_MONITOR_ADDR            0x38
20
21 /* step the IR regulator in 5mV increments */
22 #define IR_VDD_STEP_DOWN                5
23 #define IR_VDD_STEP_UP                  5
24 /* The lowest and highest voltage allowed for LS2080ARDB */
25 #define VDD_MV_MIN                      819
26 #define VDD_MV_MAX                      1212
27
28 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
29
30 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
31 #define SPD_EEPROM_ADDRESS1     0x51
32 #define SPD_EEPROM_ADDRESS2     0x52
33 #define SPD_EEPROM_ADDRESS3     0x53
34 #define SPD_EEPROM_ADDRESS4     0x54
35 #define SPD_EEPROM_ADDRESS5     0x55
36 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
37 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
38 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
39 #define CONFIG_DIMM_SLOTS_PER_CTLR              2
40 #define CONFIG_CHIP_SELECTS_PER_CTRL            4
41 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
42 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
43 #endif
44
45 /* SATA */
46
47 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
48 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
49
50 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
51
52 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
53 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
54 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
55
56 #define CONFIG_SYS_NOR0_CSPR                                    \
57         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
58         CSPR_PORT_SIZE_16                                       | \
59         CSPR_MSEL_NOR                                           | \
60         CSPR_V)
61 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
62         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
63         CSPR_PORT_SIZE_16                                       | \
64         CSPR_MSEL_NOR                                           | \
65         CSPR_V)
66 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
67 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
68                                 FTIM0_NOR_TEADC(0x5) | \
69                                 FTIM0_NOR_TEAHC(0x5))
70 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
71                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
72                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
73 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
74                                 FTIM2_NOR_TCH(0x4) | \
75                                 FTIM2_NOR_TWPH(0x0E) | \
76                                 FTIM2_NOR_TWP(0x1c))
77 #define CONFIG_SYS_NOR_FTIM3    0x04000000
78 #define CONFIG_SYS_IFC_CCR      0x01000000
79
80 #ifdef CONFIG_MTD_NOR_FLASH
81 #define CONFIG_SYS_FLASH_QUIET_TEST
82 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
83
84 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
85 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
86 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
87
88 #define CONFIG_SYS_FLASH_EMPTY_INFO
89 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
90                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
91 #endif
92
93 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
94 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
95
96 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
97 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
98                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
99                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
100                                 | CSPR_V)
101 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
102
103 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
104                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
105                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
106                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
107                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
108                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
109                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
110
111 /* ONFI NAND Flash mode0 Timing Params */
112 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
113                                         FTIM0_NAND_TWP(0x30)   | \
114                                         FTIM0_NAND_TWCHT(0x0e) | \
115                                         FTIM0_NAND_TWH(0x14))
116 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
117                                         FTIM1_NAND_TWBE(0xab)  | \
118                                         FTIM1_NAND_TRR(0x1c)   | \
119                                         FTIM1_NAND_TRP(0x30))
120 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
121                                         FTIM2_NAND_TREH(0x14) | \
122                                         FTIM2_NAND_TWHRE(0x3c))
123 #define CONFIG_SYS_NAND_FTIM3           0x0
124
125 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
126 #define CONFIG_SYS_MAX_NAND_DEVICE      1
127 #define CONFIG_MTD_NAND_VERIFY_WRITE
128
129 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
130 #define QIXIS_LBMAP_SWITCH              0x06
131 #define QIXIS_LBMAP_MASK                0x0f
132 #define QIXIS_LBMAP_SHIFT               0
133 #define QIXIS_LBMAP_DFLTBANK            0x00
134 #define QIXIS_LBMAP_ALTBANK             0x04
135 #define QIXIS_LBMAP_NAND                0x09
136 #define QIXIS_RST_CTL_RESET             0x31
137 #define QIXIS_RST_CTL_RESET_EN          0x30
138 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
139 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
140 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
141 #define QIXIS_RCW_SRC_NAND              0x119
142 #define QIXIS_RST_FORCE_MEM             0x01
143
144 #define CONFIG_SYS_CSPR3_EXT    (0x0)
145 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
146                                 | CSPR_PORT_SIZE_8 \
147                                 | CSPR_MSEL_GPCM \
148                                 | CSPR_V)
149 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
150                                 | CSPR_PORT_SIZE_8 \
151                                 | CSPR_MSEL_GPCM \
152                                 | CSPR_V)
153
154 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
155 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
156 /* QIXIS Timing parameters for IFC CS3 */
157 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
158                                         FTIM0_GPCM_TEADC(0x0e) | \
159                                         FTIM0_GPCM_TEAHC(0x0e))
160 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
161                                         FTIM1_GPCM_TRAD(0x3f))
162 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
163                                         FTIM2_GPCM_TCH(0xf) | \
164                                         FTIM2_GPCM_TWP(0x3E))
165 #define CONFIG_SYS_CS3_FTIM3            0x0
166
167 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
168 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
169 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
170 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
171 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
172 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
173 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
174 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
175 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
176 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
177 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
178 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
179 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
180 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
181 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
182 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
183 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
184 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
185
186 #define CONFIG_SPL_PAD_TO               0x80000
187 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
188 #else
189 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
190 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
191 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
192 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
193 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
194 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
195 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
196 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
197 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
198 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
199 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
200 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
201 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
202 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
203 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
204 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
205 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
206 #endif
207
208 /* Debug Server firmware */
209 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
210 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
211 #endif
212 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
213
214 #ifdef CONFIG_TARGET_LS2081ARDB
215 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
216 #define QIXIS_QMAP_MASK                 0x07
217 #define QIXIS_QMAP_SHIFT                5
218 #define QIXIS_LBMAP_DFLTBANK            0x00
219 #define QIXIS_LBMAP_QSPI                0x00
220 #define QIXIS_RCW_SRC_QSPI              0x62
221 #define QIXIS_LBMAP_ALTBANK             0x20
222 #define QIXIS_RST_CTL_RESET             0x31
223 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
224 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
225 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
226 #define QIXIS_LBMAP_MASK                0x0f
227 #define QIXIS_RST_CTL_RESET_EN          0x30
228 #endif
229
230 /*
231  * I2C
232  */
233 #ifdef CONFIG_TARGET_LS2081ARDB
234 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
235 #endif
236 #define I2C_MUX_PCA_ADDR                0x75
237 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
238
239 /* I2C bus multiplexer */
240 #define I2C_MUX_CH_DEFAULT      0x8
241
242 /* SPI */
243
244 /*
245  * RTC configuration
246  */
247 #define RTC
248 #ifdef CONFIG_TARGET_LS2081ARDB
249 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
250 #else
251 #define CONFIG_RTC_DS3231               1
252 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
253 #endif
254
255 /* EEPROM */
256 #define CONFIG_SYS_I2C_EEPROM_NXID
257 #define CONFIG_SYS_EEPROM_BUS_NUM       0
258
259 #define CONFIG_FSL_MEMAC
260
261 #ifdef CONFIG_PCI
262 #define CONFIG_PCI_SCAN_SHOW
263 #endif
264
265 #define BOOT_TARGET_DEVICES(func) \
266         func(USB, usb, 0) \
267         func(MMC, mmc, 0) \
268         func(SCSI, scsi, 0) \
269         func(DHCP, dhcp, na)
270 #include <config_distro_bootcmd.h>
271
272 #ifdef CONFIG_TFABOOT
273 #define QSPI_MC_INIT_CMD                                \
274         "sf probe 0:0; "                                \
275         "sf read 0x80640000 0x640000 0x80000; "         \
276         "env exists secureboot && "                     \
277         "esbc_validate 0x80640000 && "                  \
278         "esbc_validate 0x80680000; "                    \
279         "sf read 0x80a00000 0xa00000 0x200000; "        \
280         "sf read 0x80e00000 0xe00000 0x100000; "        \
281         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
282 #define SD_MC_INIT_CMD                          \
283         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
284         "mmc read 0x80e00000 0x7000 0x800;"     \
285         "env exists secureboot && "             \
286         "mmc read 0x80640000 0x3200 0x20 && "   \
287         "mmc read 0x80680000 0x3400 0x20 && "   \
288         "esbc_validate 0x80640000 && "          \
289         "esbc_validate 0x80680000 ;"            \
290         "fsl_mc start mc 0x80a00000 0x80e00000\0"
291 #define IFC_MC_INIT_CMD                         \
292         "env exists secureboot && "     \
293         "esbc_validate 0x580640000 && "         \
294         "esbc_validate 0x580680000; "           \
295         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
296 #else
297 #ifdef CONFIG_QSPI_BOOT
298 #define MC_INIT_CMD                                     \
299         "mcinitcmd=sf probe 0:0; "                      \
300         "sf read 0x80640000 0x640000 0x80000; "         \
301         "env exists secureboot && "                     \
302         "esbc_validate 0x80640000 && "                  \
303         "esbc_validate 0x80680000; "                    \
304         "sf read 0x80a00000 0xa00000 0x200000; "        \
305         "sf read 0x80e00000 0xe00000 0x100000; "        \
306         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
307 #elif defined(CONFIG_SD_BOOT)
308 #define MC_INIT_CMD                             \
309         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
310         "mmc read 0x80e00000 0x7000 0x800;"     \
311         "env exists secureboot && "             \
312         "mmc read 0x80640000 0x3200 0x20 && "   \
313         "mmc read 0x80680000 0x3400 0x20 && "   \
314         "esbc_validate 0x80640000 && "          \
315         "esbc_validate 0x80680000 ;"            \
316         "fsl_mc start mc 0x80a00000 0x80e00000\0" \
317         "mcmemsize=0x70000000\0"
318 #else
319 #define MC_INIT_CMD                             \
320         "mcinitcmd=env exists secureboot && "   \
321         "esbc_validate 0x580640000 && "         \
322         "esbc_validate 0x580680000; "           \
323         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
324 #endif
325 #endif
326
327 /* Initial environment variables */
328 #undef CONFIG_EXTRA_ENV_SETTINGS
329 #ifdef CONFIG_TFABOOT
330 #define CONFIG_EXTRA_ENV_SETTINGS               \
331         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
332         "ramdisk_addr=0x800000\0"               \
333         "ramdisk_size=0x2000000\0"              \
334         "fdt_high=0xa0000000\0"                 \
335         "initrd_high=0xffffffffffffffff\0"      \
336         "fdt_addr=0x64f00000\0"                 \
337         "kernel_addr=0x581000000\0"             \
338         "kernel_start=0x1000000\0"              \
339         "kernelheader_start=0x800000\0"         \
340         "scriptaddr=0x80000000\0"               \
341         "scripthdraddr=0x80080000\0"            \
342         "fdtheader_addr_r=0x80100000\0"         \
343         "kernelheader_addr_r=0x80200000\0"      \
344         "kernelheader_addr=0x580600000\0"       \
345         "kernel_addr_r=0x81000000\0"            \
346         "kernelheader_size=0x40000\0"           \
347         "fdt_addr_r=0x90000000\0"               \
348         "load_addr=0xa0000000\0"                \
349         "kernel_size=0x2800000\0"               \
350         "kernel_addr_sd=0x8000\0"               \
351         "kernel_size_sd=0x14000\0"              \
352         "console=ttyAMA0,38400n8\0"             \
353         "mcmemsize=0x70000000\0"                \
354         "sd_bootcmd=echo Trying load from SD ..;" \
355         "mmcinfo; mmc read $load_addr "         \
356         "$kernel_addr_sd $kernel_size_sd && "   \
357         "bootm $load_addr#$board\0"             \
358         QSPI_MC_INIT_CMD                                \
359         BOOTENV                                 \
360         "boot_scripts=ls2088ardb_boot.scr\0"    \
361         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
362         "scan_dev_for_boot_part="               \
363                 "part list ${devtype} ${devnum} devplist; "     \
364                 "env exists devplist || setenv devplist 1; "    \
365                 "for distro_bootpart in ${devplist}; do "       \
366                         "if fstype ${devtype} "                 \
367                                 "${devnum}:${distro_bootpart} " \
368                                 "bootfstype; then "             \
369                                 "run scan_dev_for_boot; "       \
370                         "fi; "                                  \
371                 "done\0"                                        \
372         "boot_a_script="                                        \
373                 "load ${devtype} ${devnum}:${distro_bootpart} " \
374                         "${scriptaddr} ${prefix}${script}; "    \
375                 "env exists secureboot && load ${devtype} "     \
376                         "${devnum}:${distro_bootpart} "         \
377                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
378                         "&& esbc_validate ${scripthdraddr};"    \
379                 "source ${scriptaddr}\0"                        \
380         "qspi_bootcmd=echo Trying load from qspi..;"            \
381                 "sf probe && sf read $load_addr "               \
382                 "$kernel_start $kernel_size ; env exists secureboot &&" \
383                 "sf read $kernelheader_addr_r $kernelheader_start "     \
384                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
385                 " bootm $load_addr#$board\0"                    \
386         "nor_bootcmd=echo Trying load from nor..;"              \
387                 "cp.b $kernel_addr $load_addr "                 \
388                 "$kernel_size ; env exists secureboot && "      \
389                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
390                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
391                 "bootm $load_addr#$board\0"
392 #else
393 #define CONFIG_EXTRA_ENV_SETTINGS               \
394         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
395         "ramdisk_addr=0x800000\0"               \
396         "ramdisk_size=0x2000000\0"              \
397         "fdt_high=0xa0000000\0"                 \
398         "initrd_high=0xffffffffffffffff\0"      \
399         "fdt_addr=0x64f00000\0"                 \
400         "kernel_addr=0x581000000\0"             \
401         "kernel_start=0x1000000\0"              \
402         "kernelheader_start=0x600000\0"         \
403         "scriptaddr=0x80000000\0"               \
404         "scripthdraddr=0x80080000\0"            \
405         "fdtheader_addr_r=0x80100000\0"         \
406         "kernelheader_addr_r=0x80200000\0"      \
407         "kernelheader_addr=0x580600000\0"       \
408         "kernel_addr_r=0x81000000\0"            \
409         "kernelheader_size=0x40000\0"           \
410         "fdt_addr_r=0x90000000\0"               \
411         "load_addr=0xa0000000\0"                \
412         "kernel_size=0x2800000\0"               \
413         "kernel_addr_sd=0x8000\0"               \
414         "kernel_size_sd=0x14000\0"              \
415         "console=ttyAMA0,38400n8\0"             \
416         "mcmemsize=0x70000000\0"                \
417         "sd_bootcmd=echo Trying load from SD ..;" \
418         "mmcinfo; mmc read $load_addr "         \
419         "$kernel_addr_sd $kernel_size_sd && "   \
420         "bootm $load_addr#$board\0"             \
421         MC_INIT_CMD                             \
422         BOOTENV                                 \
423         "boot_scripts=ls2088ardb_boot.scr\0"    \
424         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
425         "scan_dev_for_boot_part="               \
426                 "part list ${devtype} ${devnum} devplist; "     \
427                 "env exists devplist || setenv devplist 1; "    \
428                 "for distro_bootpart in ${devplist}; do "       \
429                         "if fstype ${devtype} "                 \
430                                 "${devnum}:${distro_bootpart} " \
431                                 "bootfstype; then "             \
432                                 "run scan_dev_for_boot; "       \
433                         "fi; "                                  \
434                 "done\0"                                        \
435         "boot_a_script="                                        \
436                 "load ${devtype} ${devnum}:${distro_bootpart} " \
437                         "${scriptaddr} ${prefix}${script}; "    \
438                 "env exists secureboot && load ${devtype} "     \
439                         "${devnum}:${distro_bootpart} "         \
440                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
441                         "env exists secureboot "        \
442                         "&& esbc_validate ${scripthdraddr};"    \
443                 "source ${scriptaddr}\0"                        \
444         "qspi_bootcmd=echo Trying load from qspi..;"            \
445                 "sf probe && sf read $load_addr "               \
446                 "$kernel_start $kernel_size ; env exists secureboot &&" \
447                 "sf read $kernelheader_addr_r $kernelheader_start "     \
448                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
449                 " bootm $load_addr#$board\0"                    \
450         "nor_bootcmd=echo Trying load from nor..;"              \
451                 "cp.b $kernel_addr $load_addr "                 \
452                 "$kernel_size ; env exists secureboot && "      \
453                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
454                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
455                 "bootm $load_addr#$board\0"
456 #endif
457
458 #ifdef CONFIG_TFABOOT
459 #define QSPI_NOR_BOOTCOMMAND                                            \
460                         "sf probe 0:0; "                                \
461                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
462                         "env exists mcinitcmd && env exists secureboot "\
463                         "&& esbc_validate 0x806c0000; "                 \
464                         "sf read 0x80d00000 0xd00000 0x100000; "        \
465                         "env exists mcinitcmd && "                      \
466                         "fsl_mc lazyapply dpl 0x80d00000; "             \
467                         "run distro_bootcmd;run qspi_bootcmd; "         \
468                         "env exists secureboot && esbc_halt;"
469
470 /* Try to boot an on-SD kernel first, then do normal distro boot */
471 #define SD_BOOTCOMMAND                                          \
472                         "env exists mcinitcmd && env exists secureboot "\
473                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
474                         "&& esbc_validate $load_addr; "                 \
475                         "env exists mcinitcmd && run mcinitcmd "        \
476                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
477                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
478                         "run distro_bootcmd;run sd_bootcmd; "           \
479                         "env exists secureboot && esbc_halt;"
480
481 /* Try to boot an on-NOR kernel first, then do normal distro boot */
482 #define IFC_NOR_BOOTCOMMAND                                             \
483                         "env exists mcinitcmd && env exists secureboot "\
484                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
485                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
486                         "run distro_bootcmd;run nor_bootcmd; "          \
487                         "env exists secureboot && esbc_halt;"
488 #else
489 #ifdef CONFIG_QSPI_BOOT
490 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
491 #elif defined(CONFIG_SD_BOOT)
492 /* Try to boot an on-SD kernel first, then do normal distro boot */
493 #else
494 /* Try to boot an on-NOR kernel first, then do normal distro boot */
495 #endif
496 #endif
497
498 /* MAC/PHY configuration */
499 #define CORTINA_PHY_ADDR1       0x10
500 #define CORTINA_PHY_ADDR2       0x11
501 #define CORTINA_PHY_ADDR3       0x12
502 #define CORTINA_PHY_ADDR4       0x13
503 #define AQ_PHY_ADDR1            0x00
504 #define AQ_PHY_ADDR2            0x01
505 #define AQ_PHY_ADDR3            0x02
506 #define AQ_PHY_ADDR4            0x03
507 #define AQR405_IRQ_MASK         0x36
508 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
509
510 #include <asm/fsl_secure_boot.h>
511
512 #endif /* __LS2_RDB_H */