armv8: ls2080ardb: Add QSPI-boot support
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /*
2  * Copyright 2017 NXP
3  * Copyright 2015 Freescale Semiconductor
4  *
5  * SPDX-License-Identifier:     GPL-2.0+
6  */
7
8 #ifndef __LS2_RDB_H
9 #define __LS2_RDB_H
10
11 #include "ls2080a_common.h"
12
13 #undef CONFIG_CONS_INDEX
14 #define CONFIG_CONS_INDEX       2
15
16 #ifdef CONFIG_FSL_QSPI
17 #define CONFIG_SYS_I2C_EARLY_INIT
18 #define CONFIG_DISPLAY_BOARDINFO_LATE
19 #endif
20
21 #define I2C_MUX_CH_VOL_MONITOR          0xa
22 #define I2C_VOL_MONITOR_ADDR            0x38
23 #define CONFIG_VOL_MONITOR_IR36021_READ
24 #define CONFIG_VOL_MONITOR_IR36021_SET
25
26 #define CONFIG_VID_FLS_ENV              "ls2080ardb_vdd_mv"
27 #ifndef CONFIG_SPL_BUILD
28 #define CONFIG_VID
29 #endif
30 /* step the IR regulator in 5mV increments */
31 #define IR_VDD_STEP_DOWN                5
32 #define IR_VDD_STEP_UP                  5
33 /* The lowest and highest voltage allowed for LS2080ARDB */
34 #define VDD_MV_MIN                      819
35 #define VDD_MV_MAX                      1212
36
37 #ifndef __ASSEMBLY__
38 unsigned long get_board_sys_clk(void);
39 #endif
40
41 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
42 #define CONFIG_DDR_CLK_FREQ             133333333
43 #define COUNTER_FREQUENCY_REAL          (CONFIG_SYS_CLK_FREQ/4)
44
45 #define CONFIG_DDR_SPD
46 #define CONFIG_DDR_ECC
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
49 #define SPD_EEPROM_ADDRESS1     0x51
50 #define SPD_EEPROM_ADDRESS2     0x52
51 #define SPD_EEPROM_ADDRESS3     0x53
52 #define SPD_EEPROM_ADDRESS4     0x54
53 #define SPD_EEPROM_ADDRESS5     0x55
54 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
55 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
56 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
57 #define CONFIG_DIMM_SLOTS_PER_CTLR              2
58 #define CONFIG_CHIP_SELECTS_PER_CTRL            4
59 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
60 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
61 #endif
62 #define CONFIG_FSL_DDR_BIST     /* enable built-in memory test */
63
64 /* SATA */
65 #define CONFIG_LIBATA
66 #define CONFIG_SCSI_AHCI
67 #define CONFIG_SCSI_AHCI_PLAT
68 #define CONFIG_SCSI
69
70 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
71 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
72
73 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
74 #define CONFIG_SYS_SCSI_MAX_LUN                 1
75 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
76                                                 CONFIG_SYS_SCSI_MAX_LUN)
77
78 #ifndef CONFIG_FSL_QSPI
79 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
80
81 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
82 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
83 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
84
85 #define CONFIG_SYS_NOR0_CSPR                                    \
86         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
87         CSPR_PORT_SIZE_16                                       | \
88         CSPR_MSEL_NOR                                           | \
89         CSPR_V)
90 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
91         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
92         CSPR_PORT_SIZE_16                                       | \
93         CSPR_MSEL_NOR                                           | \
94         CSPR_V)
95 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
96 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
97                                 FTIM0_NOR_TEADC(0x5) | \
98                                 FTIM0_NOR_TEAHC(0x5))
99 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
100                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
101                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
102 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
103                                 FTIM2_NOR_TCH(0x4) | \
104                                 FTIM2_NOR_TWPH(0x0E) | \
105                                 FTIM2_NOR_TWP(0x1c))
106 #define CONFIG_SYS_NOR_FTIM3    0x04000000
107 #define CONFIG_SYS_IFC_CCR      0x01000000
108
109 #ifdef CONFIG_MTD_NOR_FLASH
110 #define CONFIG_FLASH_CFI_DRIVER
111 #define CONFIG_SYS_FLASH_CFI
112 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
113 #define CONFIG_SYS_FLASH_QUIET_TEST
114 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
115
116 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
117 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
118 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
119 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
120
121 #define CONFIG_SYS_FLASH_EMPTY_INFO
122 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
123                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
124 #endif
125
126 #define CONFIG_NAND_FSL_IFC
127 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
128 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
129
130 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
131 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
132                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
133                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
134                                 | CSPR_V)
135 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
136
137 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
138                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
139                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
140                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
141                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
142                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
143                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
144
145 #define CONFIG_SYS_NAND_ONFI_DETECTION
146
147 /* ONFI NAND Flash mode0 Timing Params */
148 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
149                                         FTIM0_NAND_TWP(0x30)   | \
150                                         FTIM0_NAND_TWCHT(0x0e) | \
151                                         FTIM0_NAND_TWH(0x14))
152 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
153                                         FTIM1_NAND_TWBE(0xab)  | \
154                                         FTIM1_NAND_TRR(0x1c)   | \
155                                         FTIM1_NAND_TRP(0x30))
156 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
157                                         FTIM2_NAND_TREH(0x14) | \
158                                         FTIM2_NAND_TWHRE(0x3c))
159 #define CONFIG_SYS_NAND_FTIM3           0x0
160
161 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
162 #define CONFIG_SYS_MAX_NAND_DEVICE      1
163 #define CONFIG_MTD_NAND_VERIFY_WRITE
164 #define CONFIG_CMD_NAND
165
166 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
167 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
168 #define QIXIS_LBMAP_SWITCH              0x06
169 #define QIXIS_LBMAP_MASK                0x0f
170 #define QIXIS_LBMAP_SHIFT               0
171 #define QIXIS_LBMAP_DFLTBANK            0x00
172 #define QIXIS_LBMAP_ALTBANK             0x04
173 #define QIXIS_LBMAP_NAND                0x09
174 #define QIXIS_RST_CTL_RESET             0x31
175 #define QIXIS_RST_CTL_RESET_EN          0x30
176 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
177 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
178 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
179 #define QIXIS_RCW_SRC_NAND              0x119
180 #define QIXIS_RST_FORCE_MEM             0x01
181
182 #define CONFIG_SYS_CSPR3_EXT    (0x0)
183 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
184                                 | CSPR_PORT_SIZE_8 \
185                                 | CSPR_MSEL_GPCM \
186                                 | CSPR_V)
187 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
188                                 | CSPR_PORT_SIZE_8 \
189                                 | CSPR_MSEL_GPCM \
190                                 | CSPR_V)
191
192 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
193 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
194 /* QIXIS Timing parameters for IFC CS3 */
195 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
196                                         FTIM0_GPCM_TEADC(0x0e) | \
197                                         FTIM0_GPCM_TEAHC(0x0e))
198 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
199                                         FTIM1_GPCM_TRAD(0x3f))
200 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
201                                         FTIM2_GPCM_TCH(0xf) | \
202                                         FTIM2_GPCM_TWP(0x3E))
203 #define CONFIG_SYS_CS3_FTIM3            0x0
204
205 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
206 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
207 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
208 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
209 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
210 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
211 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
212 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
213 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
214 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
215 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
216 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
217 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
218 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
219 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
220 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
221 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
222 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
223
224 #define CONFIG_ENV_IS_IN_NAND
225 #define CONFIG_ENV_OFFSET               (2048 * 1024)
226 #define CONFIG_ENV_SECT_SIZE            0x20000
227 #define CONFIG_ENV_SIZE                 0x2000
228 #define CONFIG_SPL_PAD_TO               0x80000
229 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (1024 * 1024)
230 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
231 #else
232 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
233 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
234 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
235 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
236 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
237 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
238 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
239 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
240 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
241 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
242 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
243 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
244 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
245 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
246 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
247 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
248 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
249
250 #define CONFIG_ENV_IS_IN_FLASH
251 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x200000)
252 #define CONFIG_ENV_SECT_SIZE            0x20000
253 #define CONFIG_ENV_SIZE                 0x2000
254 #endif
255
256 /* Debug Server firmware */
257 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
258 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
259 #endif
260 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
261
262 /*
263  * I2C
264  */
265 #define I2C_MUX_PCA_ADDR                0x75
266 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
267
268 /* I2C bus multiplexer */
269 #define I2C_MUX_CH_DEFAULT      0x8
270
271 /* SPI */
272 #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
273 #define CONFIG_SPI_FLASH
274 #ifdef CONFIG_FSL_QSPI
275 #define CONFIG_SPI_FLASH_STMICRO
276 #endif
277 #ifdef CONFIG_FSL_QSPI
278 #define CONFIG_SPI_FLASH_SPANSION
279 #define FSL_QSPI_FLASH_SIZE             SZ_64M  /* 64MB */
280 #define FSL_QSPI_FLASH_NUM              2
281 #endif
282 #endif
283
284 /*
285  * RTC configuration
286  */
287 #define RTC
288 #define CONFIG_RTC_DS3231               1
289 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
290
291 /* EEPROM */
292 #define CONFIG_ID_EEPROM
293 #define CONFIG_CMD_EEPROM
294 #define CONFIG_SYS_I2C_EEPROM_NXID
295 #define CONFIG_SYS_EEPROM_BUS_NUM       0
296 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
297 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
298 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
299 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
300
301 #define CONFIG_FSL_MEMAC
302
303 #ifdef CONFIG_PCI
304 #define CONFIG_PCI_SCAN_SHOW
305 #define CONFIG_CMD_PCI
306 #endif
307
308 /*  MMC  */
309 #ifdef CONFIG_MMC
310 #define CONFIG_FSL_ESDHC
311 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
312 #endif
313
314 #define CONFIG_MISC_INIT_R
315
316 /*
317  * USB
318  */
319 #define CONFIG_HAS_FSL_XHCI_USB
320 #define CONFIG_USB_XHCI_FSL
321 #define CONFIG_USB_MAX_CONTROLLER_COUNT         2
322 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
323
324 #undef CONFIG_CMDLINE_EDITING
325 #include <config_distro_defaults.h>
326
327 #define BOOT_TARGET_DEVICES(func) \
328         func(USB, usb, 0) \
329         func(MMC, mmc, 0) \
330         func(SCSI, scsi, 0) \
331         func(DHCP, dhcp, na)
332 #include <config_distro_bootcmd.h>
333
334 /* Initial environment variables */
335 #undef CONFIG_EXTRA_ENV_SETTINGS
336 #ifdef CONFIG_SECURE_BOOT
337 #define CONFIG_EXTRA_ENV_SETTINGS               \
338         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
339         "scriptaddr=0x80800000\0"               \
340         "kernel_addr_r=0x81000000\0"            \
341         "pxefile_addr_r=0x81000000\0"           \
342         "fdt_addr_r=0x88000000\0"               \
343         "ramdisk_addr_r=0x89000000\0"           \
344         "loadaddr=0x80100000\0"                 \
345         "kernel_addr=0x100000\0"                \
346         "ramdisk_addr=0x800000\0"               \
347         "ramdisk_size=0x2000000\0"              \
348         "fdt_high=0xa0000000\0"                 \
349         "initrd_high=0xffffffffffffffff\0"      \
350         "kernel_start=0x581100000\0"            \
351         "kernel_load=0xa0000000\0"              \
352         "kernel_size=0x2800000\0"               \
353         "mcmemsize=0x40000000\0"                \
354         "fdtfile=fsl-ls2080a-rdb.dtb\0"         \
355         "mcinitcmd=esbc_validate 0x580c80000;"  \
356         "esbc_validate 0x580cc0000;"            \
357         "fsl_mc start mc 0x580300000"           \
358         " 0x580800000 \0"                       \
359         BOOTENV
360 #else
361 #ifdef CONFIG_QSPI_BOOT
362 #define CONFIG_EXTRA_ENV_SETTINGS               \
363         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
364         "scriptaddr=0x80800000\0"               \
365         "kernel_addr_r=0x81000000\0"            \
366         "pxefile_addr_r=0x81000000\0"           \
367         "fdt_addr_r=0x88000000\0"               \
368         "ramdisk_addr_r=0x89000000\0"           \
369         "loadaddr=0x80100000\0"                 \
370         "kernel_addr=0x100000\0"                \
371         "ramdisk_size=0x2000000\0"              \
372         "fdt_high=0xa0000000\0"                 \
373         "initrd_high=0xffffffffffffffff\0"      \
374         "kernel_start=0x21000000\0"             \
375         "mcmemsize=0x40000000\0"                \
376         "mcinitcmd=fsl_mc start mc 0x20a00000" \
377         " 0x20e00000 \0"                       \
378         BOOTENV
379 #else
380 #define CONFIG_EXTRA_ENV_SETTINGS               \
381         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
382         "scriptaddr=0x80800000\0"               \
383         "kernel_addr_r=0x81000000\0"            \
384         "pxefile_addr_r=0x81000000\0"           \
385         "fdt_addr_r=0x88000000\0"               \
386         "ramdisk_addr_r=0x89000000\0"           \
387         "loadaddr=0x80100000\0"                 \
388         "kernel_addr=0x100000\0"                \
389         "ramdisk_addr=0x800000\0"               \
390         "ramdisk_size=0x2000000\0"              \
391         "fdt_high=0xa0000000\0"                 \
392         "initrd_high=0xffffffffffffffff\0"      \
393         "kernel_start=0x581100000\0"            \
394         "kernel_load=0xa0000000\0"              \
395         "kernel_size=0x2800000\0"               \
396         "mcmemsize=0x40000000\0"                \
397         "fdtfile=fsl-ls2080a-rdb.dtb\0"         \
398         "mcinitcmd=fsl_mc start mc 0x580300000" \
399         " 0x580800000 \0"                       \
400         BOOTENV
401 #endif
402 #endif
403
404
405 #undef CONFIG_BOOTARGS
406 #define CONFIG_BOOTARGS         "console=ttyS1,115200 root=/dev/ram0 " \
407                                 "earlycon=uart8250,mmio,0x21c0600 " \
408                                 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
409                                 " hugepagesz=2m hugepages=256"
410
411 #undef CONFIG_BOOTCOMMAND
412 #ifdef CONFIG_QSPI_BOOT
413 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
414 #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x20d00000" \
415                            " && bootm $kernel_start" \
416                            " || run distro_bootcmd"
417 #else
418 /* Try to boot an on-NOR kernel first, then do normal distro boot */
419 #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
420                            " && cp.b $kernel_start $kernel_load $kernel_size" \
421                            " && bootm $kernel_load" \
422                            " || run distro_bootcmd"
423 #endif
424
425 /* MAC/PHY configuration */
426 #ifdef CONFIG_FSL_MC_ENET
427 #define CONFIG_PHYLIB_10G
428 #define CONFIG_PHY_AQUANTIA
429 #define CONFIG_PHY_CORTINA
430 #define CONFIG_PHYLIB
431 #define CONFIG_SYS_CORTINA_FW_IN_NOR
432 #ifdef CONFIG_QSPI_BOOT
433 #define CONFIG_CORTINA_FW_ADDR          0x20980000
434 #else
435 #define CONFIG_CORTINA_FW_ADDR          0x581000000
436 #endif
437 #define CONFIG_CORTINA_FW_LENGTH        0x40000
438
439 #define CORTINA_PHY_ADDR1       0x10
440 #define CORTINA_PHY_ADDR2       0x11
441 #define CORTINA_PHY_ADDR3       0x12
442 #define CORTINA_PHY_ADDR4       0x13
443 #define AQ_PHY_ADDR1            0x00
444 #define AQ_PHY_ADDR2            0x01
445 #define AQ_PHY_ADDR3            0x02
446 #define AQ_PHY_ADDR4            0x03
447 #define AQR405_IRQ_MASK         0x36
448
449 #define CONFIG_MII
450 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
451 #define CONFIG_PHY_GIGE
452 #define CONFIG_PHY_AQUANTIA
453 #endif
454
455 #include <asm/fsl_secure_boot.h>
456
457 #endif /* __LS2_RDB_H */