Convert CONFIG_SYS_I2C_EEPROM_ADDR et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #ifdef CONFIG_FSL_QSPI
13 #ifdef CONFIG_TARGET_LS2081ARDB
14 #define CONFIG_QIXIS_I2C_ACCESS
15 #endif
16 #if !CONFIG_IS_ENABLED(DM_I2C)
17 #define CONFIG_SYS_I2C_EARLY_INIT
18 #endif
19 #endif
20
21 #define I2C_MUX_CH_VOL_MONITOR          0xa
22 #define I2C_VOL_MONITOR_ADDR            0x38
23 #define CONFIG_VOL_MONITOR_IR36021_READ
24 #define CONFIG_VOL_MONITOR_IR36021_SET
25
26 #define CONFIG_VID_FLS_ENV              "ls2080ardb_vdd_mv"
27 #ifndef CONFIG_SPL_BUILD
28 #define CONFIG_VID
29 #endif
30 /* step the IR regulator in 5mV increments */
31 #define IR_VDD_STEP_DOWN                5
32 #define IR_VDD_STEP_UP                  5
33 /* The lowest and highest voltage allowed for LS2080ARDB */
34 #define VDD_MV_MIN                      819
35 #define VDD_MV_MAX                      1212
36
37 #ifndef __ASSEMBLY__
38 unsigned long get_board_sys_clk(void);
39 #endif
40
41 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
42 #define CONFIG_DDR_CLK_FREQ             133333333
43 #define COUNTER_FREQUENCY_REAL          (CONFIG_SYS_CLK_FREQ/4)
44
45 #define CONFIG_DDR_SPD
46 #define CONFIG_DDR_ECC
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
49 #define SPD_EEPROM_ADDRESS1     0x51
50 #define SPD_EEPROM_ADDRESS2     0x52
51 #define SPD_EEPROM_ADDRESS3     0x53
52 #define SPD_EEPROM_ADDRESS4     0x54
53 #define SPD_EEPROM_ADDRESS5     0x55
54 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
55 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
56 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
57 #define CONFIG_DIMM_SLOTS_PER_CTLR              2
58 #define CONFIG_CHIP_SELECTS_PER_CTRL            4
59 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
60 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
61 #endif
62
63 /* SATA */
64 #define CONFIG_SCSI_AHCI_PLAT
65
66 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
67 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
68
69 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
70 #define CONFIG_SYS_SCSI_MAX_LUN                 1
71 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
72                                                 CONFIG_SYS_SCSI_MAX_LUN)
73
74 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
75
76 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
77 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
78 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
79
80 #define CONFIG_SYS_NOR0_CSPR                                    \
81         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
82         CSPR_PORT_SIZE_16                                       | \
83         CSPR_MSEL_NOR                                           | \
84         CSPR_V)
85 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
86         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
87         CSPR_PORT_SIZE_16                                       | \
88         CSPR_MSEL_NOR                                           | \
89         CSPR_V)
90 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
91 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
92                                 FTIM0_NOR_TEADC(0x5) | \
93                                 FTIM0_NOR_TEAHC(0x5))
94 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
95                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
96                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
97 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
98                                 FTIM2_NOR_TCH(0x4) | \
99                                 FTIM2_NOR_TWPH(0x0E) | \
100                                 FTIM2_NOR_TWP(0x1c))
101 #define CONFIG_SYS_NOR_FTIM3    0x04000000
102 #define CONFIG_SYS_IFC_CCR      0x01000000
103
104 #ifdef CONFIG_MTD_NOR_FLASH
105 #define CONFIG_SYS_FLASH_QUIET_TEST
106 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
107
108 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
109 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
110 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
111 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
112
113 #define CONFIG_SYS_FLASH_EMPTY_INFO
114 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
115                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
116 #endif
117
118 #define CONFIG_NAND_FSL_IFC
119 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
120 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
121
122 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
123 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
124                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
125                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
126                                 | CSPR_V)
127 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
128
129 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
130                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
131                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
132                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
133                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
134                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
135                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
136
137 #define CONFIG_SYS_NAND_ONFI_DETECTION
138
139 /* ONFI NAND Flash mode0 Timing Params */
140 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
141                                         FTIM0_NAND_TWP(0x30)   | \
142                                         FTIM0_NAND_TWCHT(0x0e) | \
143                                         FTIM0_NAND_TWH(0x14))
144 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
145                                         FTIM1_NAND_TWBE(0xab)  | \
146                                         FTIM1_NAND_TRR(0x1c)   | \
147                                         FTIM1_NAND_TRP(0x30))
148 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
149                                         FTIM2_NAND_TREH(0x14) | \
150                                         FTIM2_NAND_TWHRE(0x3c))
151 #define CONFIG_SYS_NAND_FTIM3           0x0
152
153 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
154 #define CONFIG_SYS_MAX_NAND_DEVICE      1
155 #define CONFIG_MTD_NAND_VERIFY_WRITE
156
157 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
158 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
159 #define QIXIS_LBMAP_SWITCH              0x06
160 #define QIXIS_LBMAP_MASK                0x0f
161 #define QIXIS_LBMAP_SHIFT               0
162 #define QIXIS_LBMAP_DFLTBANK            0x00
163 #define QIXIS_LBMAP_ALTBANK             0x04
164 #define QIXIS_LBMAP_NAND                0x09
165 #define QIXIS_RST_CTL_RESET             0x31
166 #define QIXIS_RST_CTL_RESET_EN          0x30
167 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
168 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
169 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
170 #define QIXIS_RCW_SRC_NAND              0x119
171 #define QIXIS_RST_FORCE_MEM             0x01
172
173 #define CONFIG_SYS_CSPR3_EXT    (0x0)
174 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
175                                 | CSPR_PORT_SIZE_8 \
176                                 | CSPR_MSEL_GPCM \
177                                 | CSPR_V)
178 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
179                                 | CSPR_PORT_SIZE_8 \
180                                 | CSPR_MSEL_GPCM \
181                                 | CSPR_V)
182
183 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
184 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
185 /* QIXIS Timing parameters for IFC CS3 */
186 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
187                                         FTIM0_GPCM_TEADC(0x0e) | \
188                                         FTIM0_GPCM_TEAHC(0x0e))
189 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
190                                         FTIM1_GPCM_TRAD(0x3f))
191 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
192                                         FTIM2_GPCM_TCH(0xf) | \
193                                         FTIM2_GPCM_TWP(0x3E))
194 #define CONFIG_SYS_CS3_FTIM3            0x0
195
196 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
197 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
198 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
199 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
200 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
201 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
202 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
203 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
204 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
205 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
206 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
207 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
208 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
209 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
210 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
211 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
212 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
213 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
214
215 #define CONFIG_SPL_PAD_TO               0x80000
216 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (1024 * 1024)
217 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
218 #else
219 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
220 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
221 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
222 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
223 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
224 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
228 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
229 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
230 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
231 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
232 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
233 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
234 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
235 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
236 #endif
237
238 /* Debug Server firmware */
239 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
240 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
241 #endif
242 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
243
244 #ifdef CONFIG_TARGET_LS2081ARDB
245 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
246 #define QIXIS_QMAP_MASK                 0x07
247 #define QIXIS_QMAP_SHIFT                5
248 #define QIXIS_LBMAP_DFLTBANK            0x00
249 #define QIXIS_LBMAP_QSPI                0x00
250 #define QIXIS_RCW_SRC_QSPI              0x62
251 #define QIXIS_LBMAP_ALTBANK             0x20
252 #define QIXIS_RST_CTL_RESET             0x31
253 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
254 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
255 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
256 #define QIXIS_LBMAP_MASK                0x0f
257 #define QIXIS_RST_CTL_RESET_EN          0x30
258 #endif
259
260 /*
261  * I2C
262  */
263 #ifdef CONFIG_TARGET_LS2081ARDB
264 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
265 #endif
266 #define I2C_MUX_PCA_ADDR                0x75
267 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
268
269 /* I2C bus multiplexer */
270 #define I2C_MUX_CH_DEFAULT      0x8
271
272 /* SPI */
273 #if defined(CONFIG_FSL_DSPI)
274 #define CONFIG_SPI_FLASH_STMICRO
275 #endif
276
277 /*
278  * RTC configuration
279  */
280 #define RTC
281 #ifdef CONFIG_TARGET_LS2081ARDB
282 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
283 #else
284 #define CONFIG_RTC_DS3231               1
285 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
286 #endif
287
288 /* EEPROM */
289 #define CONFIG_SYS_I2C_EEPROM_NXID
290 #define CONFIG_SYS_EEPROM_BUS_NUM       0
291
292 #define CONFIG_FSL_MEMAC
293
294 #ifdef CONFIG_PCI
295 #define CONFIG_PCI_SCAN_SHOW
296 #endif
297
298 #define BOOT_TARGET_DEVICES(func) \
299         func(USB, usb, 0) \
300         func(MMC, mmc, 0) \
301         func(SCSI, scsi, 0) \
302         func(DHCP, dhcp, na)
303 #include <config_distro_bootcmd.h>
304
305 #ifdef CONFIG_TFABOOT
306 #define QSPI_MC_INIT_CMD                                \
307         "sf probe 0:0; "                                \
308         "sf read 0x80640000 0x640000 0x80000; "         \
309         "env exists secureboot && "                     \
310         "esbc_validate 0x80640000 && "                  \
311         "esbc_validate 0x80680000; "                    \
312         "sf read 0x80a00000 0xa00000 0x200000; "        \
313         "sf read 0x80e00000 0xe00000 0x100000; "        \
314         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
315 #define SD_MC_INIT_CMD                          \
316         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
317         "mmc read 0x80e00000 0x7000 0x800;"     \
318         "env exists secureboot && "             \
319         "mmc read 0x80640000 0x3200 0x20 && "   \
320         "mmc read 0x80680000 0x3400 0x20 && "   \
321         "esbc_validate 0x80640000 && "          \
322         "esbc_validate 0x80680000 ;"            \
323         "fsl_mc start mc 0x80a00000 0x80e00000\0"
324 #define IFC_MC_INIT_CMD                         \
325         "env exists secureboot && "     \
326         "esbc_validate 0x580640000 && "         \
327         "esbc_validate 0x580680000; "           \
328         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
329 #else
330 #ifdef CONFIG_QSPI_BOOT
331 #define MC_INIT_CMD                                     \
332         "mcinitcmd=sf probe 0:0; "                      \
333         "sf read 0x80640000 0x640000 0x80000; "         \
334         "env exists secureboot && "                     \
335         "esbc_validate 0x80640000 && "                  \
336         "esbc_validate 0x80680000; "                    \
337         "sf read 0x80a00000 0xa00000 0x200000; "        \
338         "sf read 0x80e00000 0xe00000 0x100000; "        \
339         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
340 #elif defined(CONFIG_SD_BOOT)
341 #define MC_INIT_CMD                             \
342         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
343         "mmc read 0x80e00000 0x7000 0x800;"     \
344         "env exists secureboot && "             \
345         "mmc read 0x80640000 0x3200 0x20 && "   \
346         "mmc read 0x80680000 0x3400 0x20 && "   \
347         "esbc_validate 0x80640000 && "          \
348         "esbc_validate 0x80680000 ;"            \
349         "fsl_mc start mc 0x80a00000 0x80e00000\0" \
350         "mcmemsize=0x70000000\0"
351 #else
352 #define MC_INIT_CMD                             \
353         "mcinitcmd=env exists secureboot && "   \
354         "esbc_validate 0x580640000 && "         \
355         "esbc_validate 0x580680000; "           \
356         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
357 #endif
358 #endif
359
360 /* Initial environment variables */
361 #undef CONFIG_EXTRA_ENV_SETTINGS
362 #ifdef CONFIG_TFABOOT
363 #define CONFIG_EXTRA_ENV_SETTINGS               \
364         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
365         "ramdisk_addr=0x800000\0"               \
366         "ramdisk_size=0x2000000\0"              \
367         "fdt_high=0xa0000000\0"                 \
368         "initrd_high=0xffffffffffffffff\0"      \
369         "fdt_addr=0x64f00000\0"                 \
370         "kernel_addr=0x581000000\0"             \
371         "kernel_start=0x1000000\0"              \
372         "kernelheader_start=0x800000\0"         \
373         "scriptaddr=0x80000000\0"               \
374         "scripthdraddr=0x80080000\0"            \
375         "fdtheader_addr_r=0x80100000\0"         \
376         "kernelheader_addr_r=0x80200000\0"      \
377         "kernelheader_addr=0x580600000\0"       \
378         "kernel_addr_r=0x81000000\0"            \
379         "kernelheader_size=0x40000\0"           \
380         "fdt_addr_r=0x90000000\0"               \
381         "load_addr=0xa0000000\0"                \
382         "kernel_size=0x2800000\0"               \
383         "kernel_addr_sd=0x8000\0"               \
384         "kernel_size_sd=0x14000\0"              \
385         "console=ttyAMA0,38400n8\0"             \
386         "mcmemsize=0x70000000\0"                \
387         "sd_bootcmd=echo Trying load from SD ..;" \
388         "mmcinfo; mmc read $load_addr "         \
389         "$kernel_addr_sd $kernel_size_sd && "   \
390         "bootm $load_addr#$board\0"             \
391         QSPI_MC_INIT_CMD                                \
392         BOOTENV                                 \
393         "boot_scripts=ls2088ardb_boot.scr\0"    \
394         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
395         "scan_dev_for_boot_part="               \
396                 "part list ${devtype} ${devnum} devplist; "     \
397                 "env exists devplist || setenv devplist 1; "    \
398                 "for distro_bootpart in ${devplist}; do "       \
399                         "if fstype ${devtype} "                 \
400                                 "${devnum}:${distro_bootpart} " \
401                                 "bootfstype; then "             \
402                                 "run scan_dev_for_boot; "       \
403                         "fi; "                                  \
404                 "done\0"                                        \
405         "boot_a_script="                                        \
406                 "load ${devtype} ${devnum}:${distro_bootpart} " \
407                         "${scriptaddr} ${prefix}${script}; "    \
408                 "env exists secureboot && load ${devtype} "     \
409                         "${devnum}:${distro_bootpart} "         \
410                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
411                         "&& esbc_validate ${scripthdraddr};"    \
412                 "source ${scriptaddr}\0"                        \
413         "qspi_bootcmd=echo Trying load from qspi..;"            \
414                 "sf probe && sf read $load_addr "               \
415                 "$kernel_start $kernel_size ; env exists secureboot &&" \
416                 "sf read $kernelheader_addr_r $kernelheader_start "     \
417                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
418                 " bootm $load_addr#$board\0"                    \
419         "nor_bootcmd=echo Trying load from nor..;"              \
420                 "cp.b $kernel_addr $load_addr "                 \
421                 "$kernel_size ; env exists secureboot && "      \
422                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
423                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
424                 "bootm $load_addr#$board\0"
425 #else
426 #define CONFIG_EXTRA_ENV_SETTINGS               \
427         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
428         "ramdisk_addr=0x800000\0"               \
429         "ramdisk_size=0x2000000\0"              \
430         "fdt_high=0xa0000000\0"                 \
431         "initrd_high=0xffffffffffffffff\0"      \
432         "fdt_addr=0x64f00000\0"                 \
433         "kernel_addr=0x581000000\0"             \
434         "kernel_start=0x1000000\0"              \
435         "kernelheader_start=0x600000\0"         \
436         "scriptaddr=0x80000000\0"               \
437         "scripthdraddr=0x80080000\0"            \
438         "fdtheader_addr_r=0x80100000\0"         \
439         "kernelheader_addr_r=0x80200000\0"      \
440         "kernelheader_addr=0x580600000\0"       \
441         "kernel_addr_r=0x81000000\0"            \
442         "kernelheader_size=0x40000\0"           \
443         "fdt_addr_r=0x90000000\0"               \
444         "load_addr=0xa0000000\0"                \
445         "kernel_size=0x2800000\0"               \
446         "kernel_addr_sd=0x8000\0"               \
447         "kernel_size_sd=0x14000\0"              \
448         "console=ttyAMA0,38400n8\0"             \
449         "mcmemsize=0x70000000\0"                \
450         "sd_bootcmd=echo Trying load from SD ..;" \
451         "mmcinfo; mmc read $load_addr "         \
452         "$kernel_addr_sd $kernel_size_sd && "   \
453         "bootm $load_addr#$board\0"             \
454         MC_INIT_CMD                             \
455         BOOTENV                                 \
456         "boot_scripts=ls2088ardb_boot.scr\0"    \
457         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
458         "scan_dev_for_boot_part="               \
459                 "part list ${devtype} ${devnum} devplist; "     \
460                 "env exists devplist || setenv devplist 1; "    \
461                 "for distro_bootpart in ${devplist}; do "       \
462                         "if fstype ${devtype} "                 \
463                                 "${devnum}:${distro_bootpart} " \
464                                 "bootfstype; then "             \
465                                 "run scan_dev_for_boot; "       \
466                         "fi; "                                  \
467                 "done\0"                                        \
468         "boot_a_script="                                        \
469                 "load ${devtype} ${devnum}:${distro_bootpart} " \
470                         "${scriptaddr} ${prefix}${script}; "    \
471                 "env exists secureboot && load ${devtype} "     \
472                         "${devnum}:${distro_bootpart} "         \
473                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
474                         "env exists secureboot "        \
475                         "&& esbc_validate ${scripthdraddr};"    \
476                 "source ${scriptaddr}\0"                        \
477         "qspi_bootcmd=echo Trying load from qspi..;"            \
478                 "sf probe && sf read $load_addr "               \
479                 "$kernel_start $kernel_size ; env exists secureboot &&" \
480                 "sf read $kernelheader_addr_r $kernelheader_start "     \
481                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
482                 " bootm $load_addr#$board\0"                    \
483         "nor_bootcmd=echo Trying load from nor..;"              \
484                 "cp.b $kernel_addr $load_addr "                 \
485                 "$kernel_size ; env exists secureboot && "      \
486                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
487                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
488                 "bootm $load_addr#$board\0"
489 #endif
490
491 #ifdef CONFIG_TFABOOT
492 #define QSPI_NOR_BOOTCOMMAND                                            \
493                         "sf probe 0:0; "                                \
494                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
495                         "env exists mcinitcmd && env exists secureboot "\
496                         "&& esbc_validate 0x806c0000; "                 \
497                         "sf read 0x80d00000 0xd00000 0x100000; "        \
498                         "env exists mcinitcmd && "                      \
499                         "fsl_mc lazyapply dpl 0x80d00000; "             \
500                         "run distro_bootcmd;run qspi_bootcmd; "         \
501                         "env exists secureboot && esbc_halt;"
502
503 /* Try to boot an on-SD kernel first, then do normal distro boot */
504 #define SD_BOOTCOMMAND                                          \
505                         "env exists mcinitcmd && env exists secureboot "\
506                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
507                         "&& esbc_validate $load_addr; "                 \
508                         "env exists mcinitcmd && run mcinitcmd "        \
509                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
510                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
511                         "run distro_bootcmd;run sd_bootcmd; "           \
512                         "env exists secureboot && esbc_halt;"
513
514 /* Try to boot an on-NOR kernel first, then do normal distro boot */
515 #define IFC_NOR_BOOTCOMMAND                                             \
516                         "env exists mcinitcmd && env exists secureboot "\
517                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
518                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
519                         "run distro_bootcmd;run nor_bootcmd; "          \
520                         "env exists secureboot && esbc_halt;"
521 #else
522 #undef CONFIG_BOOTCOMMAND
523 #ifdef CONFIG_QSPI_BOOT
524 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
525 #define CONFIG_BOOTCOMMAND                                              \
526                         "sf probe 0:0; "                                \
527                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
528                         "env exists mcinitcmd && env exists secureboot "\
529                         "&& esbc_validate 0x806C0000; "                 \
530                         "sf read 0x80d00000 0xd00000 0x100000; "        \
531                         "env exists mcinitcmd && "                      \
532                         "fsl_mc lazyapply dpl 0x80d00000; "             \
533                         "run distro_bootcmd;run qspi_bootcmd; "         \
534                         "env exists secureboot && esbc_halt;"
535 #elif defined(CONFIG_SD_BOOT)
536 /* Try to boot an on-SD kernel first, then do normal distro boot */
537 #define CONFIG_BOOTCOMMAND                                              \
538                         "env exists mcinitcmd && env exists secureboot "\
539                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
540                         "&& esbc_validate $load_addr; "                 \
541                         "env exists mcinitcmd && run mcinitcmd "        \
542                         "&& mmc read 0x88000000 0x6800 0x800 "          \
543                         "&& fsl_mc lazyapply dpl 0x88000000; "          \
544                         "run distro_bootcmd;run sd_bootcmd; "           \
545                         "env exists secureboot && esbc_halt;"
546 #else
547 /* Try to boot an on-NOR kernel first, then do normal distro boot */
548 #define CONFIG_BOOTCOMMAND                                              \
549                         "env exists mcinitcmd && env exists secureboot "\
550                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
551                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
552                         "run distro_bootcmd;run nor_bootcmd; "          \
553                         "env exists secureboot && esbc_halt;"
554 #endif
555 #endif
556
557 /* MAC/PHY configuration */
558 #define CORTINA_PHY_ADDR1       0x10
559 #define CORTINA_PHY_ADDR2       0x11
560 #define CORTINA_PHY_ADDR3       0x12
561 #define CORTINA_PHY_ADDR4       0x13
562 #define AQ_PHY_ADDR1            0x00
563 #define AQ_PHY_ADDR2            0x01
564 #define AQ_PHY_ADDR3            0x02
565 #define AQ_PHY_ADDR4            0x03
566 #define AQR405_IRQ_MASK         0x36
567 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
568
569 #include <asm/fsl_secure_boot.h>
570
571 #endif /* __LS2_RDB_H */