Merge git://git.denx.de/u-boot-fsl-qoriq
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /*
2  * Copyright 2015 Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #undef CONFIG_CONS_INDEX
13 #define CONFIG_CONS_INDEX       2
14
15 #define I2C_MUX_CH_VOL_MONITOR          0xa
16 #define I2C_VOL_MONITOR_ADDR            0x38
17 #define CONFIG_VOL_MONITOR_IR36021_READ
18 #define CONFIG_VOL_MONITOR_IR36021_SET
19
20 #define CONFIG_VID_FLS_ENV              "ls2080ardb_vdd_mv"
21 #ifndef CONFIG_SPL_BUILD
22 #define CONFIG_VID
23 #endif
24 /* step the IR regulator in 5mV increments */
25 #define IR_VDD_STEP_DOWN                5
26 #define IR_VDD_STEP_UP                  5
27 /* The lowest and highest voltage allowed for LS2080ARDB */
28 #define VDD_MV_MIN                      819
29 #define VDD_MV_MAX                      1212
30
31 #ifndef __ASSEMBLY__
32 unsigned long get_board_sys_clk(void);
33 #endif
34
35 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
36 #define CONFIG_DDR_CLK_FREQ             133333333
37 #define COUNTER_FREQUENCY_REAL          (CONFIG_SYS_CLK_FREQ/4)
38
39 #define CONFIG_DDR_SPD
40 #define CONFIG_DDR_ECC
41 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
43 #define SPD_EEPROM_ADDRESS1     0x51
44 #define SPD_EEPROM_ADDRESS2     0x52
45 #define SPD_EEPROM_ADDRESS3     0x53
46 #define SPD_EEPROM_ADDRESS4     0x54
47 #define SPD_EEPROM_ADDRESS5     0x55
48 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
49 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
50 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
51 #define CONFIG_DIMM_SLOTS_PER_CTLR              2
52 #define CONFIG_CHIP_SELECTS_PER_CTRL            4
53 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
54 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
55 #endif
56 #define CONFIG_FSL_DDR_BIST     /* enable built-in memory test */
57
58 /* SATA */
59 #define CONFIG_LIBATA
60 #define CONFIG_SCSI_AHCI
61 #define CONFIG_SCSI_AHCI_PLAT
62 #define CONFIG_SCSI
63 #define CONFIG_DOS_PARTITION
64 #define CONFIG_BOARD_LATE_INIT
65
66 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
67 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
68
69 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
70 #define CONFIG_SYS_SCSI_MAX_LUN                 1
71 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
72                                                 CONFIG_SYS_SCSI_MAX_LUN)
73 #define CONFIG_PARTITION_UUIDS
74 #define CONFIG_EFI_PARTITION
75 #define CONFIG_CMD_GPT
76
77 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
78
79 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
80 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
81 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
82
83 #define CONFIG_SYS_NOR0_CSPR                                    \
84         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
85         CSPR_PORT_SIZE_16                                       | \
86         CSPR_MSEL_NOR                                           | \
87         CSPR_V)
88 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
89         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
90         CSPR_PORT_SIZE_16                                       | \
91         CSPR_MSEL_NOR                                           | \
92         CSPR_V)
93 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
94 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
95                                 FTIM0_NOR_TEADC(0x5) | \
96                                 FTIM0_NOR_TEAHC(0x5))
97 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
98                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
99                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
100 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
101                                 FTIM2_NOR_TCH(0x4) | \
102                                 FTIM2_NOR_TWPH(0x0E) | \
103                                 FTIM2_NOR_TWP(0x1c))
104 #define CONFIG_SYS_NOR_FTIM3    0x04000000
105 #define CONFIG_SYS_IFC_CCR      0x01000000
106
107 #ifndef CONFIG_SYS_NO_FLASH
108 #define CONFIG_FLASH_CFI_DRIVER
109 #define CONFIG_SYS_FLASH_CFI
110 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
111 #define CONFIG_SYS_FLASH_QUIET_TEST
112 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
113
114 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
115 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
116 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
117 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
118
119 #define CONFIG_SYS_FLASH_EMPTY_INFO
120 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
121                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
122 #endif
123
124 #define CONFIG_NAND_FSL_IFC
125 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
126 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
127
128 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
129 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
130                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
131                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
132                                 | CSPR_V)
133 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
134
135 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
136                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
137                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
138                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
139                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
140                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
141                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
142
143 #define CONFIG_SYS_NAND_ONFI_DETECTION
144
145 /* ONFI NAND Flash mode0 Timing Params */
146 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
147                                         FTIM0_NAND_TWP(0x30)   | \
148                                         FTIM0_NAND_TWCHT(0x0e) | \
149                                         FTIM0_NAND_TWH(0x14))
150 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
151                                         FTIM1_NAND_TWBE(0xab)  | \
152                                         FTIM1_NAND_TRR(0x1c)   | \
153                                         FTIM1_NAND_TRP(0x30))
154 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
155                                         FTIM2_NAND_TREH(0x14) | \
156                                         FTIM2_NAND_TWHRE(0x3c))
157 #define CONFIG_SYS_NAND_FTIM3           0x0
158
159 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
160 #define CONFIG_SYS_MAX_NAND_DEVICE      1
161 #define CONFIG_MTD_NAND_VERIFY_WRITE
162 #define CONFIG_CMD_NAND
163
164 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
165
166 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
167 #define QIXIS_LBMAP_SWITCH              0x06
168 #define QIXIS_LBMAP_MASK                0x0f
169 #define QIXIS_LBMAP_SHIFT               0
170 #define QIXIS_LBMAP_DFLTBANK            0x00
171 #define QIXIS_LBMAP_ALTBANK             0x04
172 #define QIXIS_LBMAP_NAND                0x09
173 #define QIXIS_RST_CTL_RESET             0x31
174 #define QIXIS_RST_CTL_RESET_EN          0x30
175 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
176 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
177 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
178 #define QIXIS_RCW_SRC_NAND              0x119
179 #define QIXIS_RST_FORCE_MEM             0x01
180
181 #define CONFIG_SYS_CSPR3_EXT    (0x0)
182 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
183                                 | CSPR_PORT_SIZE_8 \
184                                 | CSPR_MSEL_GPCM \
185                                 | CSPR_V)
186 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
187                                 | CSPR_PORT_SIZE_8 \
188                                 | CSPR_MSEL_GPCM \
189                                 | CSPR_V)
190
191 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
192 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
193 /* QIXIS Timing parameters for IFC CS3 */
194 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
195                                         FTIM0_GPCM_TEADC(0x0e) | \
196                                         FTIM0_GPCM_TEAHC(0x0e))
197 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
198                                         FTIM1_GPCM_TRAD(0x3f))
199 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
200                                         FTIM2_GPCM_TCH(0xf) | \
201                                         FTIM2_GPCM_TWP(0x3E))
202 #define CONFIG_SYS_CS3_FTIM3            0x0
203
204 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
205 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
206 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
207 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
208 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
209 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
210 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
211 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
212 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
213 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
214 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
215 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
216 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
217 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
218 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
219 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
220 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
221 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
222
223 #define CONFIG_ENV_IS_IN_NAND
224 #define CONFIG_ENV_OFFSET               (2048 * 1024)
225 #define CONFIG_ENV_SECT_SIZE            0x20000
226 #define CONFIG_ENV_SIZE                 0x2000
227 #define CONFIG_SPL_PAD_TO               0x80000
228 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (1024 * 1024)
229 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
230 #else
231 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
232 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
233 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
234 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
235 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
236 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
237 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
238 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
239 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
240 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
241 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
242 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
243 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
244 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
245 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
246 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
247 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
248
249 #define CONFIG_ENV_IS_IN_FLASH
250 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x200000)
251 #define CONFIG_ENV_SECT_SIZE            0x20000
252 #define CONFIG_ENV_SIZE                 0x2000
253 #endif
254
255 /* Debug Server firmware */
256 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
257 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
258
259 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
260
261 /*
262  * I2C
263  */
264 #define I2C_MUX_PCA_ADDR                0x75
265 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
266
267 /* I2C bus multiplexer */
268 #define I2C_MUX_CH_DEFAULT      0x8
269
270 /* SPI */
271 #ifdef CONFIG_FSL_DSPI
272 #define CONFIG_SPI_FLASH
273 #define CONFIG_SPI_FLASH_BAR
274 #define CONFIG_SPI_FLASH_STMICRO
275 #endif
276
277 /*
278  * RTC configuration
279  */
280 #define RTC
281 #define CONFIG_RTC_DS3231               1
282 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
283 #define CONFIG_CMD_DATE
284
285 /* EEPROM */
286 #define CONFIG_ID_EEPROM
287 #define CONFIG_CMD_EEPROM
288 #define CONFIG_SYS_I2C_EEPROM_NXID
289 #define CONFIG_SYS_EEPROM_BUS_NUM       0
290 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
291 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
292 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
293 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
294
295 #define CONFIG_FSL_MEMAC
296
297 #ifdef CONFIG_PCI
298 #define CONFIG_PCI_SCAN_SHOW
299 #define CONFIG_CMD_PCI
300 #endif
301
302 /*  MMC  */
303 #ifdef CONFIG_MMC
304 #define CONFIG_FSL_ESDHC
305 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
306 #define CONFIG_GENERIC_MMC
307 #define CONFIG_DOS_PARTITION
308 #endif
309
310 #define CONFIG_MISC_INIT_R
311
312 /*
313  * USB
314  */
315 #define CONFIG_HAS_FSL_XHCI_USB
316 #define CONFIG_USB_XHCI_FSL
317 #define CONFIG_USB_MAX_CONTROLLER_COUNT         2
318 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
319
320 #undef CONFIG_CMDLINE_EDITING
321 #include <config_distro_defaults.h>
322
323 #define BOOT_TARGET_DEVICES(func) \
324         func(USB, usb, 0) \
325         func(MMC, mmc, 0) \
326         func(SCSI, scsi, 0) \
327         func(DHCP, dhcp, na)
328 #include <config_distro_bootcmd.h>
329
330 /* Initial environment variables */
331 #undef CONFIG_EXTRA_ENV_SETTINGS
332 #ifdef CONFIG_SECURE_BOOT
333 #define CONFIG_EXTRA_ENV_SETTINGS               \
334         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
335         "scriptaddr=0x80800000\0"               \
336         "kernel_addr_r=0x81000000\0"            \
337         "pxefile_addr_r=0x81000000\0"           \
338         "fdt_addr_r=0x88000000\0"               \
339         "ramdisk_addr_r=0x89000000\0"           \
340         "loadaddr=0x80100000\0"                 \
341         "kernel_addr=0x100000\0"                \
342         "ramdisk_addr=0x800000\0"               \
343         "ramdisk_size=0x2000000\0"              \
344         "fdt_high=0xa0000000\0"                 \
345         "initrd_high=0xffffffffffffffff\0"      \
346         "kernel_start=0x581100000\0"            \
347         "kernel_load=0xa0000000\0"              \
348         "kernel_size=0x2800000\0"               \
349         "fdtfile=fsl-ls2080a-rdb.dtb\0"         \
350         "mcinitcmd=esbc_validate 0x580c80000;"  \
351         "esbc_validate 0x580cc0000;"            \
352         "fsl_mc start mc 0x580300000"           \
353         " 0x580800000 \0"                       \
354         BOOTENV
355 #else
356 #define CONFIG_EXTRA_ENV_SETTINGS               \
357         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
358         "scriptaddr=0x80800000\0"               \
359         "kernel_addr_r=0x81000000\0"            \
360         "pxefile_addr_r=0x81000000\0"           \
361         "fdt_addr_r=0x88000000\0"               \
362         "ramdisk_addr_r=0x89000000\0"           \
363         "loadaddr=0x80100000\0"                 \
364         "kernel_addr=0x100000\0"                \
365         "ramdisk_addr=0x800000\0"               \
366         "ramdisk_size=0x2000000\0"              \
367         "fdt_high=0xa0000000\0"                 \
368         "initrd_high=0xffffffffffffffff\0"      \
369         "kernel_start=0x581100000\0"            \
370         "kernel_load=0xa0000000\0"              \
371         "kernel_size=0x2800000\0"               \
372         "fdtfile=fsl-ls2080a-rdb.dtb\0"         \
373         "mcinitcmd=fsl_mc start mc 0x580300000" \
374         " 0x580800000 \0"                       \
375         BOOTENV
376 #endif
377
378
379 #undef CONFIG_BOOTARGS
380 #define CONFIG_BOOTARGS         "console=ttyS1,115200 root=/dev/ram0 " \
381                                 "earlycon=uart8250,mmio,0x21c0600 " \
382                                 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
383                                 " hugepagesz=2m hugepages=256"
384
385 #undef CONFIG_BOOTCOMMAND
386 /* Try to boot an on-NOR kernel first, then do normal distro boot */
387 #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
388                            " && cp.b $kernel_start $kernel_load $kernel_size" \
389                            " && bootm $kernel_load" \
390                            " || run distro_bootcmd"
391
392 /* MAC/PHY configuration */
393 #ifdef CONFIG_FSL_MC_ENET
394 #define CONFIG_PHYLIB_10G
395 #define CONFIG_PHY_AQUANTIA
396 #define CONFIG_PHY_CORTINA
397 #define CONFIG_PHYLIB
398 #define CONFIG_SYS_CORTINA_FW_IN_NOR
399 #define CONFIG_CORTINA_FW_ADDR          0x581000000
400 #define CONFIG_CORTINA_FW_LENGTH        0x40000
401
402 #define CORTINA_PHY_ADDR1       0x10
403 #define CORTINA_PHY_ADDR2       0x11
404 #define CORTINA_PHY_ADDR3       0x12
405 #define CORTINA_PHY_ADDR4       0x13
406 #define AQ_PHY_ADDR1            0x00
407 #define AQ_PHY_ADDR2            0x01
408 #define AQ_PHY_ADDR3            0x02
409 #define AQ_PHY_ADDR4            0x03
410 #define AQR405_IRQ_MASK         0x36
411
412 #define CONFIG_MII
413 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
414 #define CONFIG_PHY_GIGE
415 #define CONFIG_PHY_AQUANTIA
416 #endif
417
418 #include <asm/fsl_secure_boot.h>
419
420 #endif /* __LS2_RDB_H */