Convert CONFIG_ESDHC_DETECT_QUIRK to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #define I2C_MUX_CH_VOL_MONITOR          0xa
13 #define I2C_VOL_MONITOR_ADDR            0x38
14
15 /* step the IR regulator in 5mV increments */
16 #define IR_VDD_STEP_DOWN                5
17 #define IR_VDD_STEP_UP                  5
18 /* The lowest and highest voltage allowed for LS2080ARDB */
19 #define VDD_MV_MIN                      819
20 #define VDD_MV_MAX                      1212
21
22 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
23
24 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
25 #define SPD_EEPROM_ADDRESS1     0x51
26 #define SPD_EEPROM_ADDRESS2     0x52
27 #define SPD_EEPROM_ADDRESS3     0x53
28 #define SPD_EEPROM_ADDRESS4     0x54
29 #define SPD_EEPROM_ADDRESS5     0x55
30 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
31 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
32
33 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
34
35 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
36 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
37 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
38
39 #define CONFIG_SYS_NOR0_CSPR                                    \
40         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
41         CSPR_PORT_SIZE_16                                       | \
42         CSPR_MSEL_NOR                                           | \
43         CSPR_V)
44 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
45         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
46         CSPR_PORT_SIZE_16                                       | \
47         CSPR_MSEL_NOR                                           | \
48         CSPR_V)
49 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
50 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
51                                 FTIM0_NOR_TEADC(0x5) | \
52                                 FTIM0_NOR_TEAHC(0x5))
53 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
54                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
55                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
56 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
57                                 FTIM2_NOR_TCH(0x4) | \
58                                 FTIM2_NOR_TWPH(0x0E) | \
59                                 FTIM2_NOR_TWP(0x1c))
60 #define CONFIG_SYS_NOR_FTIM3    0x04000000
61 #define CONFIG_SYS_IFC_CCR      0x01000000
62
63 #ifdef CONFIG_MTD_NOR_FLASH
64 #define CONFIG_SYS_FLASH_QUIET_TEST
65 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
66
67 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
68 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
69 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
70
71 #define CONFIG_SYS_FLASH_EMPTY_INFO
72 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
73                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
74 #endif
75
76 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
77 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
78
79 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
80 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
81                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
82                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
83                                 | CSPR_V)
84 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
85
86 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
87                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
88                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
89                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
90                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
91                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
92                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
93
94 /* ONFI NAND Flash mode0 Timing Params */
95 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
96                                         FTIM0_NAND_TWP(0x30)   | \
97                                         FTIM0_NAND_TWCHT(0x0e) | \
98                                         FTIM0_NAND_TWH(0x14))
99 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
100                                         FTIM1_NAND_TWBE(0xab)  | \
101                                         FTIM1_NAND_TRR(0x1c)   | \
102                                         FTIM1_NAND_TRP(0x30))
103 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
104                                         FTIM2_NAND_TREH(0x14) | \
105                                         FTIM2_NAND_TWHRE(0x3c))
106 #define CONFIG_SYS_NAND_FTIM3           0x0
107
108 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
109 #define CONFIG_SYS_MAX_NAND_DEVICE      1
110 #define CONFIG_MTD_NAND_VERIFY_WRITE
111
112 #define QIXIS_LBMAP_SWITCH              0x06
113 #define QIXIS_LBMAP_MASK                0x0f
114 #define QIXIS_LBMAP_SHIFT               0
115 #define QIXIS_LBMAP_DFLTBANK            0x00
116 #define QIXIS_LBMAP_ALTBANK             0x04
117 #define QIXIS_LBMAP_NAND                0x09
118 #define QIXIS_RST_CTL_RESET             0x31
119 #define QIXIS_RST_CTL_RESET_EN          0x30
120 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
121 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
122 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
123 #define QIXIS_RCW_SRC_NAND              0x119
124 #define QIXIS_RST_FORCE_MEM             0x01
125
126 #define CONFIG_SYS_CSPR3_EXT    (0x0)
127 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
128                                 | CSPR_PORT_SIZE_8 \
129                                 | CSPR_MSEL_GPCM \
130                                 | CSPR_V)
131 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
132                                 | CSPR_PORT_SIZE_8 \
133                                 | CSPR_MSEL_GPCM \
134                                 | CSPR_V)
135
136 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
137 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
138 /* QIXIS Timing parameters for IFC CS3 */
139 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
140                                         FTIM0_GPCM_TEADC(0x0e) | \
141                                         FTIM0_GPCM_TEAHC(0x0e))
142 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
143                                         FTIM1_GPCM_TRAD(0x3f))
144 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
145                                         FTIM2_GPCM_TCH(0xf) | \
146                                         FTIM2_GPCM_TWP(0x3E))
147 #define CONFIG_SYS_CS3_FTIM3            0x0
148
149 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
150 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
151 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
152 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
153 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
154 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
155 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
156 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
157 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
158 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
159 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
160 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
161 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
162 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
163 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
164 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
165 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
166 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
167
168 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
169 #else
170 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
171 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
172 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
173 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
174 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
175 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
176 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
177 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
178 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
179 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
180 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
181 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
182 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
183 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
184 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
185 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
186 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
187 #endif
188
189 /* Debug Server firmware */
190 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
191 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
192 #endif
193 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
194
195 #ifdef CONFIG_TARGET_LS2081ARDB
196 #define QIXIS_QMAP_MASK                 0x07
197 #define QIXIS_QMAP_SHIFT                5
198 #define QIXIS_LBMAP_DFLTBANK            0x00
199 #define QIXIS_LBMAP_QSPI                0x00
200 #define QIXIS_RCW_SRC_QSPI              0x62
201 #define QIXIS_LBMAP_ALTBANK             0x20
202 #define QIXIS_RST_CTL_RESET             0x31
203 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
204 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
205 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
206 #define QIXIS_LBMAP_MASK                0x0f
207 #define QIXIS_RST_CTL_RESET_EN          0x30
208 #endif
209
210 /*
211  * I2C
212  */
213 #ifdef CONFIG_TARGET_LS2081ARDB
214 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
215 #endif
216 #define I2C_MUX_PCA_ADDR                0x75
217 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
218
219 /* I2C bus multiplexer */
220 #define I2C_MUX_CH_DEFAULT      0x8
221
222 /* SPI */
223
224 /*
225  * RTC configuration
226  */
227 #define RTC
228 #ifdef CONFIG_TARGET_LS2081ARDB
229 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
230 #else
231 #define CONFIG_RTC_DS3231               1
232 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
233 #endif
234
235 /* EEPROM */
236 #define CONFIG_SYS_I2C_EEPROM_NXID
237 #define CONFIG_SYS_EEPROM_BUS_NUM       0
238
239 #define CONFIG_FSL_MEMAC
240
241 #ifdef CONFIG_PCI
242 #define CONFIG_PCI_SCAN_SHOW
243 #endif
244
245 #define BOOT_TARGET_DEVICES(func) \
246         func(USB, usb, 0) \
247         func(MMC, mmc, 0) \
248         func(SCSI, scsi, 0) \
249         func(DHCP, dhcp, na)
250 #include <config_distro_bootcmd.h>
251
252 #ifdef CONFIG_TFABOOT
253 #define QSPI_MC_INIT_CMD                                \
254         "sf probe 0:0; "                                \
255         "sf read 0x80640000 0x640000 0x80000; "         \
256         "env exists secureboot && "                     \
257         "esbc_validate 0x80640000 && "                  \
258         "esbc_validate 0x80680000; "                    \
259         "sf read 0x80a00000 0xa00000 0x200000; "        \
260         "sf read 0x80e00000 0xe00000 0x100000; "        \
261         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
262 #define SD_MC_INIT_CMD                          \
263         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
264         "mmc read 0x80e00000 0x7000 0x800;"     \
265         "env exists secureboot && "             \
266         "mmc read 0x80640000 0x3200 0x20 && "   \
267         "mmc read 0x80680000 0x3400 0x20 && "   \
268         "esbc_validate 0x80640000 && "          \
269         "esbc_validate 0x80680000 ;"            \
270         "fsl_mc start mc 0x80a00000 0x80e00000\0"
271 #define IFC_MC_INIT_CMD                         \
272         "env exists secureboot && "     \
273         "esbc_validate 0x580640000 && "         \
274         "esbc_validate 0x580680000; "           \
275         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
276 #else
277 #ifdef CONFIG_QSPI_BOOT
278 #define MC_INIT_CMD                                     \
279         "mcinitcmd=sf probe 0:0; "                      \
280         "sf read 0x80640000 0x640000 0x80000; "         \
281         "env exists secureboot && "                     \
282         "esbc_validate 0x80640000 && "                  \
283         "esbc_validate 0x80680000; "                    \
284         "sf read 0x80a00000 0xa00000 0x200000; "        \
285         "sf read 0x80e00000 0xe00000 0x100000; "        \
286         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
287 #elif defined(CONFIG_SD_BOOT)
288 #define MC_INIT_CMD                             \
289         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
290         "mmc read 0x80e00000 0x7000 0x800;"     \
291         "env exists secureboot && "             \
292         "mmc read 0x80640000 0x3200 0x20 && "   \
293         "mmc read 0x80680000 0x3400 0x20 && "   \
294         "esbc_validate 0x80640000 && "          \
295         "esbc_validate 0x80680000 ;"            \
296         "fsl_mc start mc 0x80a00000 0x80e00000\0" \
297         "mcmemsize=0x70000000\0"
298 #else
299 #define MC_INIT_CMD                             \
300         "mcinitcmd=env exists secureboot && "   \
301         "esbc_validate 0x580640000 && "         \
302         "esbc_validate 0x580680000; "           \
303         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
304 #endif
305 #endif
306
307 /* Initial environment variables */
308 #undef CONFIG_EXTRA_ENV_SETTINGS
309 #ifdef CONFIG_TFABOOT
310 #define CONFIG_EXTRA_ENV_SETTINGS               \
311         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
312         "ramdisk_addr=0x800000\0"               \
313         "ramdisk_size=0x2000000\0"              \
314         "fdt_high=0xa0000000\0"                 \
315         "initrd_high=0xffffffffffffffff\0"      \
316         "kernel_addr=0x581000000\0"             \
317         "kernel_start=0x1000000\0"              \
318         "kernelheader_start=0x800000\0"         \
319         "scriptaddr=0x80000000\0"               \
320         "scripthdraddr=0x80080000\0"            \
321         "fdtheader_addr_r=0x80100000\0"         \
322         "kernelheader_addr_r=0x80200000\0"      \
323         "kernelheader_addr=0x580600000\0"       \
324         "kernel_addr_r=0x81000000\0"            \
325         "kernelheader_size=0x40000\0"           \
326         "fdt_addr_r=0x90000000\0"               \
327         "load_addr=0xa0000000\0"                \
328         "kernel_size=0x2800000\0"               \
329         "kernel_addr_sd=0x8000\0"               \
330         "kernel_size_sd=0x14000\0"              \
331         "console=ttyAMA0,38400n8\0"             \
332         "mcmemsize=0x70000000\0"                \
333         "sd_bootcmd=echo Trying load from SD ..;" \
334         "mmcinfo; mmc read $load_addr "         \
335         "$kernel_addr_sd $kernel_size_sd && "   \
336         "bootm $load_addr#$board\0"             \
337         QSPI_MC_INIT_CMD                                \
338         BOOTENV                                 \
339         "boot_scripts=ls2088ardb_boot.scr\0"    \
340         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
341         "scan_dev_for_boot_part="               \
342                 "part list ${devtype} ${devnum} devplist; "     \
343                 "env exists devplist || setenv devplist 1; "    \
344                 "for distro_bootpart in ${devplist}; do "       \
345                         "if fstype ${devtype} "                 \
346                                 "${devnum}:${distro_bootpart} " \
347                                 "bootfstype; then "             \
348                                 "run scan_dev_for_boot; "       \
349                         "fi; "                                  \
350                 "done\0"                                        \
351         "boot_a_script="                                        \
352                 "load ${devtype} ${devnum}:${distro_bootpart} " \
353                         "${scriptaddr} ${prefix}${script}; "    \
354                 "env exists secureboot && load ${devtype} "     \
355                         "${devnum}:${distro_bootpart} "         \
356                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
357                         "&& esbc_validate ${scripthdraddr};"    \
358                 "source ${scriptaddr}\0"                        \
359         "qspi_bootcmd=echo Trying load from qspi..;"            \
360                 "sf probe && sf read $load_addr "               \
361                 "$kernel_start $kernel_size ; env exists secureboot &&" \
362                 "sf read $kernelheader_addr_r $kernelheader_start "     \
363                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
364                 " bootm $load_addr#$board\0"                    \
365         "nor_bootcmd=echo Trying load from nor..;"              \
366                 "cp.b $kernel_addr $load_addr "                 \
367                 "$kernel_size ; env exists secureboot && "      \
368                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
369                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
370                 "bootm $load_addr#$board\0"
371 #else
372 #define CONFIG_EXTRA_ENV_SETTINGS               \
373         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
374         "ramdisk_addr=0x800000\0"               \
375         "ramdisk_size=0x2000000\0"              \
376         "fdt_high=0xa0000000\0"                 \
377         "initrd_high=0xffffffffffffffff\0"      \
378         "kernel_addr=0x581000000\0"             \
379         "kernel_start=0x1000000\0"              \
380         "kernelheader_start=0x600000\0"         \
381         "scriptaddr=0x80000000\0"               \
382         "scripthdraddr=0x80080000\0"            \
383         "fdtheader_addr_r=0x80100000\0"         \
384         "kernelheader_addr_r=0x80200000\0"      \
385         "kernelheader_addr=0x580600000\0"       \
386         "kernel_addr_r=0x81000000\0"            \
387         "kernelheader_size=0x40000\0"           \
388         "fdt_addr_r=0x90000000\0"               \
389         "load_addr=0xa0000000\0"                \
390         "kernel_size=0x2800000\0"               \
391         "kernel_addr_sd=0x8000\0"               \
392         "kernel_size_sd=0x14000\0"              \
393         "console=ttyAMA0,38400n8\0"             \
394         "mcmemsize=0x70000000\0"                \
395         "sd_bootcmd=echo Trying load from SD ..;" \
396         "mmcinfo; mmc read $load_addr "         \
397         "$kernel_addr_sd $kernel_size_sd && "   \
398         "bootm $load_addr#$board\0"             \
399         MC_INIT_CMD                             \
400         BOOTENV                                 \
401         "boot_scripts=ls2088ardb_boot.scr\0"    \
402         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
403         "scan_dev_for_boot_part="               \
404                 "part list ${devtype} ${devnum} devplist; "     \
405                 "env exists devplist || setenv devplist 1; "    \
406                 "for distro_bootpart in ${devplist}; do "       \
407                         "if fstype ${devtype} "                 \
408                                 "${devnum}:${distro_bootpart} " \
409                                 "bootfstype; then "             \
410                                 "run scan_dev_for_boot; "       \
411                         "fi; "                                  \
412                 "done\0"                                        \
413         "boot_a_script="                                        \
414                 "load ${devtype} ${devnum}:${distro_bootpart} " \
415                         "${scriptaddr} ${prefix}${script}; "    \
416                 "env exists secureboot && load ${devtype} "     \
417                         "${devnum}:${distro_bootpart} "         \
418                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
419                         "env exists secureboot "        \
420                         "&& esbc_validate ${scripthdraddr};"    \
421                 "source ${scriptaddr}\0"                        \
422         "qspi_bootcmd=echo Trying load from qspi..;"            \
423                 "sf probe && sf read $load_addr "               \
424                 "$kernel_start $kernel_size ; env exists secureboot &&" \
425                 "sf read $kernelheader_addr_r $kernelheader_start "     \
426                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
427                 " bootm $load_addr#$board\0"                    \
428         "nor_bootcmd=echo Trying load from nor..;"              \
429                 "cp.b $kernel_addr $load_addr "                 \
430                 "$kernel_size ; env exists secureboot && "      \
431                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
432                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
433                 "bootm $load_addr#$board\0"
434 #endif
435
436 #ifdef CONFIG_TFABOOT
437 #define QSPI_NOR_BOOTCOMMAND                                            \
438                         "sf probe 0:0; "                                \
439                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
440                         "env exists mcinitcmd && env exists secureboot "\
441                         "&& esbc_validate 0x806c0000; "                 \
442                         "sf read 0x80d00000 0xd00000 0x100000; "        \
443                         "env exists mcinitcmd && "                      \
444                         "fsl_mc lazyapply dpl 0x80d00000; "             \
445                         "run distro_bootcmd;run qspi_bootcmd; "         \
446                         "env exists secureboot && esbc_halt;"
447
448 /* Try to boot an on-SD kernel first, then do normal distro boot */
449 #define SD_BOOTCOMMAND                                          \
450                         "env exists mcinitcmd && env exists secureboot "\
451                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
452                         "&& esbc_validate $load_addr; "                 \
453                         "env exists mcinitcmd && run mcinitcmd "        \
454                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
455                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
456                         "run distro_bootcmd;run sd_bootcmd; "           \
457                         "env exists secureboot && esbc_halt;"
458
459 /* Try to boot an on-NOR kernel first, then do normal distro boot */
460 #define IFC_NOR_BOOTCOMMAND                                             \
461                         "env exists mcinitcmd && env exists secureboot "\
462                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
463                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
464                         "run distro_bootcmd;run nor_bootcmd; "          \
465                         "env exists secureboot && esbc_halt;"
466 #else
467 #ifdef CONFIG_QSPI_BOOT
468 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
469 #elif defined(CONFIG_SD_BOOT)
470 /* Try to boot an on-SD kernel first, then do normal distro boot */
471 #else
472 /* Try to boot an on-NOR kernel first, then do normal distro boot */
473 #endif
474 #endif
475
476 /* MAC/PHY configuration */
477 #define CORTINA_PHY_ADDR1       0x10
478 #define CORTINA_PHY_ADDR2       0x11
479 #define CORTINA_PHY_ADDR3       0x12
480 #define CORTINA_PHY_ADDR4       0x13
481 #define AQ_PHY_ADDR1            0x00
482 #define AQ_PHY_ADDR2            0x01
483 #define AQ_PHY_ADDR3            0x02
484 #define AQ_PHY_ADDR4            0x03
485 #define AQR405_IRQ_MASK         0x36
486
487 #include <asm/fsl_secure_boot.h>
488
489 #endif /* __LS2_RDB_H */