Merge tag 'xilinx-for-v2022.07-rc4' of https://source.denx.de/u-boot/custodians/u...
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #define I2C_MUX_CH_VOL_MONITOR          0xa
13 #define I2C_VOL_MONITOR_ADDR            0x38
14
15 /* step the IR regulator in 5mV increments */
16 #define IR_VDD_STEP_DOWN                5
17 #define IR_VDD_STEP_UP                  5
18 /* The lowest and highest voltage allowed for LS2080ARDB */
19 #define VDD_MV_MIN                      819
20 #define VDD_MV_MAX                      1212
21
22 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
23
24 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
25 #define SPD_EEPROM_ADDRESS1     0x51
26 #define SPD_EEPROM_ADDRESS2     0x52
27 #define SPD_EEPROM_ADDRESS3     0x53
28 #define SPD_EEPROM_ADDRESS4     0x54
29 #define SPD_EEPROM_ADDRESS5     0x55
30 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
31 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
32 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
33 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
34 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
35 #endif
36
37 /* SATA */
38
39 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
40 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
41
42 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
43
44 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
45 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
46 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
47
48 #define CONFIG_SYS_NOR0_CSPR                                    \
49         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
50         CSPR_PORT_SIZE_16                                       | \
51         CSPR_MSEL_NOR                                           | \
52         CSPR_V)
53 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
54         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
55         CSPR_PORT_SIZE_16                                       | \
56         CSPR_MSEL_NOR                                           | \
57         CSPR_V)
58 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
59 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
60                                 FTIM0_NOR_TEADC(0x5) | \
61                                 FTIM0_NOR_TEAHC(0x5))
62 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
63                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
64                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
65 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
66                                 FTIM2_NOR_TCH(0x4) | \
67                                 FTIM2_NOR_TWPH(0x0E) | \
68                                 FTIM2_NOR_TWP(0x1c))
69 #define CONFIG_SYS_NOR_FTIM3    0x04000000
70 #define CONFIG_SYS_IFC_CCR      0x01000000
71
72 #ifdef CONFIG_MTD_NOR_FLASH
73 #define CONFIG_SYS_FLASH_QUIET_TEST
74 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
75
76 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
77 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
78 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
79
80 #define CONFIG_SYS_FLASH_EMPTY_INFO
81 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
82                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
83 #endif
84
85 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
86 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
87
88 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
89 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
90                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
91                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
92                                 | CSPR_V)
93 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
94
95 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
96                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
97                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
98                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
99                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
100                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
101                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
102
103 /* ONFI NAND Flash mode0 Timing Params */
104 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
105                                         FTIM0_NAND_TWP(0x30)   | \
106                                         FTIM0_NAND_TWCHT(0x0e) | \
107                                         FTIM0_NAND_TWH(0x14))
108 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
109                                         FTIM1_NAND_TWBE(0xab)  | \
110                                         FTIM1_NAND_TRR(0x1c)   | \
111                                         FTIM1_NAND_TRP(0x30))
112 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
113                                         FTIM2_NAND_TREH(0x14) | \
114                                         FTIM2_NAND_TWHRE(0x3c))
115 #define CONFIG_SYS_NAND_FTIM3           0x0
116
117 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
118 #define CONFIG_SYS_MAX_NAND_DEVICE      1
119 #define CONFIG_MTD_NAND_VERIFY_WRITE
120
121 #define QIXIS_LBMAP_SWITCH              0x06
122 #define QIXIS_LBMAP_MASK                0x0f
123 #define QIXIS_LBMAP_SHIFT               0
124 #define QIXIS_LBMAP_DFLTBANK            0x00
125 #define QIXIS_LBMAP_ALTBANK             0x04
126 #define QIXIS_LBMAP_NAND                0x09
127 #define QIXIS_RST_CTL_RESET             0x31
128 #define QIXIS_RST_CTL_RESET_EN          0x30
129 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
130 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
131 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
132 #define QIXIS_RCW_SRC_NAND              0x119
133 #define QIXIS_RST_FORCE_MEM             0x01
134
135 #define CONFIG_SYS_CSPR3_EXT    (0x0)
136 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
137                                 | CSPR_PORT_SIZE_8 \
138                                 | CSPR_MSEL_GPCM \
139                                 | CSPR_V)
140 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
141                                 | CSPR_PORT_SIZE_8 \
142                                 | CSPR_MSEL_GPCM \
143                                 | CSPR_V)
144
145 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
146 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
147 /* QIXIS Timing parameters for IFC CS3 */
148 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
149                                         FTIM0_GPCM_TEADC(0x0e) | \
150                                         FTIM0_GPCM_TEAHC(0x0e))
151 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
152                                         FTIM1_GPCM_TRAD(0x3f))
153 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
154                                         FTIM2_GPCM_TCH(0xf) | \
155                                         FTIM2_GPCM_TWP(0x3E))
156 #define CONFIG_SYS_CS3_FTIM3            0x0
157
158 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
159 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
160 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
161 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
162 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
163 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
164 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
165 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
166 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
167 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
168 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
169 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
170 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
171 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
172 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
173 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
174 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
175 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
176
177 #define CONFIG_SPL_PAD_TO               0x80000
178 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
179 #else
180 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
181 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
182 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
183 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
184 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
185 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
186 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
187 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
188 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
189 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
190 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
191 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
192 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
193 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
194 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
195 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
196 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
197 #endif
198
199 /* Debug Server firmware */
200 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
201 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
202 #endif
203 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
204
205 #ifdef CONFIG_TARGET_LS2081ARDB
206 #define QIXIS_QMAP_MASK                 0x07
207 #define QIXIS_QMAP_SHIFT                5
208 #define QIXIS_LBMAP_DFLTBANK            0x00
209 #define QIXIS_LBMAP_QSPI                0x00
210 #define QIXIS_RCW_SRC_QSPI              0x62
211 #define QIXIS_LBMAP_ALTBANK             0x20
212 #define QIXIS_RST_CTL_RESET             0x31
213 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
214 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
215 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
216 #define QIXIS_LBMAP_MASK                0x0f
217 #define QIXIS_RST_CTL_RESET_EN          0x30
218 #endif
219
220 /*
221  * I2C
222  */
223 #ifdef CONFIG_TARGET_LS2081ARDB
224 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
225 #endif
226 #define I2C_MUX_PCA_ADDR                0x75
227 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
228
229 /* I2C bus multiplexer */
230 #define I2C_MUX_CH_DEFAULT      0x8
231
232 /* SPI */
233
234 /*
235  * RTC configuration
236  */
237 #define RTC
238 #ifdef CONFIG_TARGET_LS2081ARDB
239 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
240 #else
241 #define CONFIG_RTC_DS3231               1
242 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
243 #endif
244
245 /* EEPROM */
246 #define CONFIG_SYS_I2C_EEPROM_NXID
247 #define CONFIG_SYS_EEPROM_BUS_NUM       0
248
249 #define CONFIG_FSL_MEMAC
250
251 #ifdef CONFIG_PCI
252 #define CONFIG_PCI_SCAN_SHOW
253 #endif
254
255 #define BOOT_TARGET_DEVICES(func) \
256         func(USB, usb, 0) \
257         func(MMC, mmc, 0) \
258         func(SCSI, scsi, 0) \
259         func(DHCP, dhcp, na)
260 #include <config_distro_bootcmd.h>
261
262 #ifdef CONFIG_TFABOOT
263 #define QSPI_MC_INIT_CMD                                \
264         "sf probe 0:0; "                                \
265         "sf read 0x80640000 0x640000 0x80000; "         \
266         "env exists secureboot && "                     \
267         "esbc_validate 0x80640000 && "                  \
268         "esbc_validate 0x80680000; "                    \
269         "sf read 0x80a00000 0xa00000 0x200000; "        \
270         "sf read 0x80e00000 0xe00000 0x100000; "        \
271         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
272 #define SD_MC_INIT_CMD                          \
273         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
274         "mmc read 0x80e00000 0x7000 0x800;"     \
275         "env exists secureboot && "             \
276         "mmc read 0x80640000 0x3200 0x20 && "   \
277         "mmc read 0x80680000 0x3400 0x20 && "   \
278         "esbc_validate 0x80640000 && "          \
279         "esbc_validate 0x80680000 ;"            \
280         "fsl_mc start mc 0x80a00000 0x80e00000\0"
281 #define IFC_MC_INIT_CMD                         \
282         "env exists secureboot && "     \
283         "esbc_validate 0x580640000 && "         \
284         "esbc_validate 0x580680000; "           \
285         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
286 #else
287 #ifdef CONFIG_QSPI_BOOT
288 #define MC_INIT_CMD                                     \
289         "mcinitcmd=sf probe 0:0; "                      \
290         "sf read 0x80640000 0x640000 0x80000; "         \
291         "env exists secureboot && "                     \
292         "esbc_validate 0x80640000 && "                  \
293         "esbc_validate 0x80680000; "                    \
294         "sf read 0x80a00000 0xa00000 0x200000; "        \
295         "sf read 0x80e00000 0xe00000 0x100000; "        \
296         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
297 #elif defined(CONFIG_SD_BOOT)
298 #define MC_INIT_CMD                             \
299         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
300         "mmc read 0x80e00000 0x7000 0x800;"     \
301         "env exists secureboot && "             \
302         "mmc read 0x80640000 0x3200 0x20 && "   \
303         "mmc read 0x80680000 0x3400 0x20 && "   \
304         "esbc_validate 0x80640000 && "          \
305         "esbc_validate 0x80680000 ;"            \
306         "fsl_mc start mc 0x80a00000 0x80e00000\0" \
307         "mcmemsize=0x70000000\0"
308 #else
309 #define MC_INIT_CMD                             \
310         "mcinitcmd=env exists secureboot && "   \
311         "esbc_validate 0x580640000 && "         \
312         "esbc_validate 0x580680000; "           \
313         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
314 #endif
315 #endif
316
317 /* Initial environment variables */
318 #undef CONFIG_EXTRA_ENV_SETTINGS
319 #ifdef CONFIG_TFABOOT
320 #define CONFIG_EXTRA_ENV_SETTINGS               \
321         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
322         "ramdisk_addr=0x800000\0"               \
323         "ramdisk_size=0x2000000\0"              \
324         "fdt_high=0xa0000000\0"                 \
325         "initrd_high=0xffffffffffffffff\0"      \
326         "kernel_addr=0x581000000\0"             \
327         "kernel_start=0x1000000\0"              \
328         "kernelheader_start=0x800000\0"         \
329         "scriptaddr=0x80000000\0"               \
330         "scripthdraddr=0x80080000\0"            \
331         "fdtheader_addr_r=0x80100000\0"         \
332         "kernelheader_addr_r=0x80200000\0"      \
333         "kernelheader_addr=0x580600000\0"       \
334         "kernel_addr_r=0x81000000\0"            \
335         "kernelheader_size=0x40000\0"           \
336         "fdt_addr_r=0x90000000\0"               \
337         "load_addr=0xa0000000\0"                \
338         "kernel_size=0x2800000\0"               \
339         "kernel_addr_sd=0x8000\0"               \
340         "kernel_size_sd=0x14000\0"              \
341         "console=ttyAMA0,38400n8\0"             \
342         "mcmemsize=0x70000000\0"                \
343         "sd_bootcmd=echo Trying load from SD ..;" \
344         "mmcinfo; mmc read $load_addr "         \
345         "$kernel_addr_sd $kernel_size_sd && "   \
346         "bootm $load_addr#$board\0"             \
347         QSPI_MC_INIT_CMD                                \
348         BOOTENV                                 \
349         "boot_scripts=ls2088ardb_boot.scr\0"    \
350         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
351         "scan_dev_for_boot_part="               \
352                 "part list ${devtype} ${devnum} devplist; "     \
353                 "env exists devplist || setenv devplist 1; "    \
354                 "for distro_bootpart in ${devplist}; do "       \
355                         "if fstype ${devtype} "                 \
356                                 "${devnum}:${distro_bootpart} " \
357                                 "bootfstype; then "             \
358                                 "run scan_dev_for_boot; "       \
359                         "fi; "                                  \
360                 "done\0"                                        \
361         "boot_a_script="                                        \
362                 "load ${devtype} ${devnum}:${distro_bootpart} " \
363                         "${scriptaddr} ${prefix}${script}; "    \
364                 "env exists secureboot && load ${devtype} "     \
365                         "${devnum}:${distro_bootpart} "         \
366                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
367                         "&& esbc_validate ${scripthdraddr};"    \
368                 "source ${scriptaddr}\0"                        \
369         "qspi_bootcmd=echo Trying load from qspi..;"            \
370                 "sf probe && sf read $load_addr "               \
371                 "$kernel_start $kernel_size ; env exists secureboot &&" \
372                 "sf read $kernelheader_addr_r $kernelheader_start "     \
373                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
374                 " bootm $load_addr#$board\0"                    \
375         "nor_bootcmd=echo Trying load from nor..;"              \
376                 "cp.b $kernel_addr $load_addr "                 \
377                 "$kernel_size ; env exists secureboot && "      \
378                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
379                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
380                 "bootm $load_addr#$board\0"
381 #else
382 #define CONFIG_EXTRA_ENV_SETTINGS               \
383         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
384         "ramdisk_addr=0x800000\0"               \
385         "ramdisk_size=0x2000000\0"              \
386         "fdt_high=0xa0000000\0"                 \
387         "initrd_high=0xffffffffffffffff\0"      \
388         "kernel_addr=0x581000000\0"             \
389         "kernel_start=0x1000000\0"              \
390         "kernelheader_start=0x600000\0"         \
391         "scriptaddr=0x80000000\0"               \
392         "scripthdraddr=0x80080000\0"            \
393         "fdtheader_addr_r=0x80100000\0"         \
394         "kernelheader_addr_r=0x80200000\0"      \
395         "kernelheader_addr=0x580600000\0"       \
396         "kernel_addr_r=0x81000000\0"            \
397         "kernelheader_size=0x40000\0"           \
398         "fdt_addr_r=0x90000000\0"               \
399         "load_addr=0xa0000000\0"                \
400         "kernel_size=0x2800000\0"               \
401         "kernel_addr_sd=0x8000\0"               \
402         "kernel_size_sd=0x14000\0"              \
403         "console=ttyAMA0,38400n8\0"             \
404         "mcmemsize=0x70000000\0"                \
405         "sd_bootcmd=echo Trying load from SD ..;" \
406         "mmcinfo; mmc read $load_addr "         \
407         "$kernel_addr_sd $kernel_size_sd && "   \
408         "bootm $load_addr#$board\0"             \
409         MC_INIT_CMD                             \
410         BOOTENV                                 \
411         "boot_scripts=ls2088ardb_boot.scr\0"    \
412         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
413         "scan_dev_for_boot_part="               \
414                 "part list ${devtype} ${devnum} devplist; "     \
415                 "env exists devplist || setenv devplist 1; "    \
416                 "for distro_bootpart in ${devplist}; do "       \
417                         "if fstype ${devtype} "                 \
418                                 "${devnum}:${distro_bootpart} " \
419                                 "bootfstype; then "             \
420                                 "run scan_dev_for_boot; "       \
421                         "fi; "                                  \
422                 "done\0"                                        \
423         "boot_a_script="                                        \
424                 "load ${devtype} ${devnum}:${distro_bootpart} " \
425                         "${scriptaddr} ${prefix}${script}; "    \
426                 "env exists secureboot && load ${devtype} "     \
427                         "${devnum}:${distro_bootpart} "         \
428                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
429                         "env exists secureboot "        \
430                         "&& esbc_validate ${scripthdraddr};"    \
431                 "source ${scriptaddr}\0"                        \
432         "qspi_bootcmd=echo Trying load from qspi..;"            \
433                 "sf probe && sf read $load_addr "               \
434                 "$kernel_start $kernel_size ; env exists secureboot &&" \
435                 "sf read $kernelheader_addr_r $kernelheader_start "     \
436                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
437                 " bootm $load_addr#$board\0"                    \
438         "nor_bootcmd=echo Trying load from nor..;"              \
439                 "cp.b $kernel_addr $load_addr "                 \
440                 "$kernel_size ; env exists secureboot && "      \
441                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
442                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
443                 "bootm $load_addr#$board\0"
444 #endif
445
446 #ifdef CONFIG_TFABOOT
447 #define QSPI_NOR_BOOTCOMMAND                                            \
448                         "sf probe 0:0; "                                \
449                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
450                         "env exists mcinitcmd && env exists secureboot "\
451                         "&& esbc_validate 0x806c0000; "                 \
452                         "sf read 0x80d00000 0xd00000 0x100000; "        \
453                         "env exists mcinitcmd && "                      \
454                         "fsl_mc lazyapply dpl 0x80d00000; "             \
455                         "run distro_bootcmd;run qspi_bootcmd; "         \
456                         "env exists secureboot && esbc_halt;"
457
458 /* Try to boot an on-SD kernel first, then do normal distro boot */
459 #define SD_BOOTCOMMAND                                          \
460                         "env exists mcinitcmd && env exists secureboot "\
461                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
462                         "&& esbc_validate $load_addr; "                 \
463                         "env exists mcinitcmd && run mcinitcmd "        \
464                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
465                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
466                         "run distro_bootcmd;run sd_bootcmd; "           \
467                         "env exists secureboot && esbc_halt;"
468
469 /* Try to boot an on-NOR kernel first, then do normal distro boot */
470 #define IFC_NOR_BOOTCOMMAND                                             \
471                         "env exists mcinitcmd && env exists secureboot "\
472                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
473                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
474                         "run distro_bootcmd;run nor_bootcmd; "          \
475                         "env exists secureboot && esbc_halt;"
476 #else
477 #ifdef CONFIG_QSPI_BOOT
478 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
479 #elif defined(CONFIG_SD_BOOT)
480 /* Try to boot an on-SD kernel first, then do normal distro boot */
481 #else
482 /* Try to boot an on-NOR kernel first, then do normal distro boot */
483 #endif
484 #endif
485
486 /* MAC/PHY configuration */
487 #define CORTINA_PHY_ADDR1       0x10
488 #define CORTINA_PHY_ADDR2       0x11
489 #define CORTINA_PHY_ADDR3       0x12
490 #define CORTINA_PHY_ADDR4       0x13
491 #define AQ_PHY_ADDR1            0x00
492 #define AQ_PHY_ADDR2            0x01
493 #define AQ_PHY_ADDR3            0x02
494 #define AQ_PHY_ADDR4            0x03
495 #define AQR405_IRQ_MASK         0x36
496
497 #include <asm/fsl_secure_boot.h>
498
499 #endif /* __LS2_RDB_H */