1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2017, 2019-2021 NXP
4 * Copyright 2015 Freescale Semiconductor
10 #include "ls2080a_common.h"
12 #define I2C_MUX_CH_VOL_MONITOR 0xa
13 #define I2C_VOL_MONITOR_ADDR 0x38
15 /* step the IR regulator in 5mV increments */
16 #define IR_VDD_STEP_DOWN 5
17 #define IR_VDD_STEP_UP 5
18 /* The lowest and highest voltage allowed for LS2080ARDB */
19 #define VDD_MV_MIN 819
20 #define VDD_MV_MAX 1212
22 #define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
24 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
25 #define SPD_EEPROM_ADDRESS1 0x51
26 #define SPD_EEPROM_ADDRESS2 0x52
27 #define SPD_EEPROM_ADDRESS3 0x53
28 #define SPD_EEPROM_ADDRESS4 0x54
29 #define SPD_EEPROM_ADDRESS5 0x55
30 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
31 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
33 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
35 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
36 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
37 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
39 #define CONFIG_SYS_NOR0_CSPR \
40 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
44 #define CONFIG_SYS_NOR0_CSPR_EARLY \
45 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
49 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
50 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
51 FTIM0_NOR_TEADC(0x5) | \
53 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
54 FTIM1_NOR_TRAD_NOR(0x1a) |\
55 FTIM1_NOR_TSEQRAD_NOR(0x13))
56 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
57 FTIM2_NOR_TCH(0x4) | \
58 FTIM2_NOR_TWPH(0x0E) | \
60 #define CONFIG_SYS_NOR_FTIM3 0x04000000
61 #define CONFIG_SYS_IFC_CCR 0x01000000
63 #ifdef CONFIG_MTD_NOR_FLASH
64 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
66 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
67 CONFIG_SYS_FLASH_BASE + 0x40000000}
70 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
71 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
73 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
74 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
75 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
76 | CSPR_MSEL_NAND /* MSEL = NAND */ \
78 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
80 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
81 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
82 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
83 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
84 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
85 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
86 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
88 /* ONFI NAND Flash mode0 Timing Params */
89 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
90 FTIM0_NAND_TWP(0x30) | \
91 FTIM0_NAND_TWCHT(0x0e) | \
93 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
94 FTIM1_NAND_TWBE(0xab) | \
95 FTIM1_NAND_TRR(0x1c) | \
97 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
98 FTIM2_NAND_TREH(0x14) | \
99 FTIM2_NAND_TWHRE(0x3c))
100 #define CONFIG_SYS_NAND_FTIM3 0x0
102 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
103 #define CONFIG_SYS_MAX_NAND_DEVICE 1
104 #define CONFIG_MTD_NAND_VERIFY_WRITE
106 #define QIXIS_LBMAP_SWITCH 0x06
107 #define QIXIS_LBMAP_MASK 0x0f
108 #define QIXIS_LBMAP_SHIFT 0
109 #define QIXIS_LBMAP_DFLTBANK 0x00
110 #define QIXIS_LBMAP_ALTBANK 0x04
111 #define QIXIS_LBMAP_NAND 0x09
112 #define QIXIS_RST_CTL_RESET 0x31
113 #define QIXIS_RST_CTL_RESET_EN 0x30
114 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
115 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
116 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
117 #define QIXIS_RCW_SRC_NAND 0x119
118 #define QIXIS_RST_FORCE_MEM 0x01
120 #define CONFIG_SYS_CSPR3_EXT (0x0)
121 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
125 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
130 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
131 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
132 /* QIXIS Timing parameters for IFC CS3 */
133 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
134 FTIM0_GPCM_TEADC(0x0e) | \
135 FTIM0_GPCM_TEAHC(0x0e))
136 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
137 FTIM1_GPCM_TRAD(0x3f))
138 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
139 FTIM2_GPCM_TCH(0xf) | \
140 FTIM2_GPCM_TWP(0x3E))
141 #define CONFIG_SYS_CS3_FTIM3 0x0
143 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
144 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
145 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
146 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
147 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
148 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
149 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
150 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
151 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
152 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
153 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
154 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
155 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
156 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
157 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
158 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
159 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
160 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
162 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
164 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
165 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
166 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
167 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
168 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
169 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
170 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
171 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
172 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
173 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
174 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
175 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
176 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
177 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
178 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
179 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
180 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
183 /* Debug Server firmware */
184 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
185 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
187 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
189 #ifdef CONFIG_TARGET_LS2081ARDB
190 #define QIXIS_QMAP_MASK 0x07
191 #define QIXIS_QMAP_SHIFT 5
192 #define QIXIS_LBMAP_DFLTBANK 0x00
193 #define QIXIS_LBMAP_QSPI 0x00
194 #define QIXIS_RCW_SRC_QSPI 0x62
195 #define QIXIS_LBMAP_ALTBANK 0x20
196 #define QIXIS_RST_CTL_RESET 0x31
197 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
198 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
199 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
200 #define QIXIS_LBMAP_MASK 0x0f
201 #define QIXIS_RST_CTL_RESET_EN 0x30
207 #ifdef CONFIG_TARGET_LS2081ARDB
208 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
210 #define I2C_MUX_PCA_ADDR 0x75
211 #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
213 /* I2C bus multiplexer */
214 #define I2C_MUX_CH_DEFAULT 0x8
222 #ifdef CONFIG_TARGET_LS2081ARDB
223 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
225 #define CONFIG_RTC_DS3231 1
226 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
230 #define CONFIG_SYS_I2C_EEPROM_NXID
231 #define CONFIG_SYS_EEPROM_BUS_NUM 0
233 #define CONFIG_FSL_MEMAC
235 #define BOOT_TARGET_DEVICES(func) \
238 func(SCSI, scsi, 0) \
240 #include <config_distro_bootcmd.h>
242 #ifdef CONFIG_TFABOOT
243 #define QSPI_MC_INIT_CMD \
245 "sf read 0x80640000 0x640000 0x80000; " \
246 "env exists secureboot && " \
247 "esbc_validate 0x80640000 && " \
248 "esbc_validate 0x80680000; " \
249 "sf read 0x80a00000 0xa00000 0x200000; " \
250 "sf read 0x80e00000 0xe00000 0x100000; " \
251 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
252 #define SD_MC_INIT_CMD \
253 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
254 "mmc read 0x80e00000 0x7000 0x800;" \
255 "env exists secureboot && " \
256 "mmc read 0x80640000 0x3200 0x20 && " \
257 "mmc read 0x80680000 0x3400 0x20 && " \
258 "esbc_validate 0x80640000 && " \
259 "esbc_validate 0x80680000 ;" \
260 "fsl_mc start mc 0x80a00000 0x80e00000\0"
261 #define IFC_MC_INIT_CMD \
262 "env exists secureboot && " \
263 "esbc_validate 0x580640000 && " \
264 "esbc_validate 0x580680000; " \
265 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
267 #ifdef CONFIG_QSPI_BOOT
268 #define MC_INIT_CMD \
269 "mcinitcmd=sf probe 0:0; " \
270 "sf read 0x80640000 0x640000 0x80000; " \
271 "env exists secureboot && " \
272 "esbc_validate 0x80640000 && " \
273 "esbc_validate 0x80680000; " \
274 "sf read 0x80a00000 0xa00000 0x200000; " \
275 "sf read 0x80e00000 0xe00000 0x100000; " \
276 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
277 #elif defined(CONFIG_SD_BOOT)
278 #define MC_INIT_CMD \
279 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
280 "mmc read 0x80e00000 0x7000 0x800;" \
281 "env exists secureboot && " \
282 "mmc read 0x80640000 0x3200 0x20 && " \
283 "mmc read 0x80680000 0x3400 0x20 && " \
284 "esbc_validate 0x80640000 && " \
285 "esbc_validate 0x80680000 ;" \
286 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
287 "mcmemsize=0x70000000\0"
289 #define MC_INIT_CMD \
290 "mcinitcmd=env exists secureboot && " \
291 "esbc_validate 0x580640000 && " \
292 "esbc_validate 0x580680000; " \
293 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
297 /* Initial environment variables */
298 #undef CONFIG_EXTRA_ENV_SETTINGS
299 #ifdef CONFIG_TFABOOT
300 #define CONFIG_EXTRA_ENV_SETTINGS \
301 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
302 "ramdisk_addr=0x800000\0" \
303 "ramdisk_size=0x2000000\0" \
304 "fdt_high=0xa0000000\0" \
305 "initrd_high=0xffffffffffffffff\0" \
306 "kernel_addr=0x581000000\0" \
307 "kernel_start=0x1000000\0" \
308 "kernelheader_start=0x800000\0" \
309 "scriptaddr=0x80000000\0" \
310 "scripthdraddr=0x80080000\0" \
311 "fdtheader_addr_r=0x80100000\0" \
312 "kernelheader_addr_r=0x80200000\0" \
313 "kernelheader_addr=0x580600000\0" \
314 "kernel_addr_r=0x81000000\0" \
315 "kernelheader_size=0x40000\0" \
316 "fdt_addr_r=0x90000000\0" \
317 "load_addr=0xa0000000\0" \
318 "kernel_size=0x2800000\0" \
319 "kernel_addr_sd=0x8000\0" \
320 "kernel_size_sd=0x14000\0" \
321 "console=ttyAMA0,38400n8\0" \
322 "mcmemsize=0x70000000\0" \
323 "sd_bootcmd=echo Trying load from SD ..;" \
324 "mmcinfo; mmc read $load_addr " \
325 "$kernel_addr_sd $kernel_size_sd && " \
326 "bootm $load_addr#$board\0" \
329 "boot_scripts=ls2088ardb_boot.scr\0" \
330 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
331 "scan_dev_for_boot_part=" \
332 "part list ${devtype} ${devnum} devplist; " \
333 "env exists devplist || setenv devplist 1; " \
334 "for distro_bootpart in ${devplist}; do " \
335 "if fstype ${devtype} " \
336 "${devnum}:${distro_bootpart} " \
337 "bootfstype; then " \
338 "run scan_dev_for_boot; " \
342 "load ${devtype} ${devnum}:${distro_bootpart} " \
343 "${scriptaddr} ${prefix}${script}; " \
344 "env exists secureboot && load ${devtype} " \
345 "${devnum}:${distro_bootpart} " \
346 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
347 "&& esbc_validate ${scripthdraddr};" \
348 "source ${scriptaddr}\0" \
349 "qspi_bootcmd=echo Trying load from qspi..;" \
350 "sf probe && sf read $load_addr " \
351 "$kernel_start $kernel_size ; env exists secureboot &&" \
352 "sf read $kernelheader_addr_r $kernelheader_start " \
353 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
354 " bootm $load_addr#$board\0" \
355 "nor_bootcmd=echo Trying load from nor..;" \
356 "cp.b $kernel_addr $load_addr " \
357 "$kernel_size ; env exists secureboot && " \
358 "cp.b $kernelheader_addr $kernelheader_addr_r " \
359 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
360 "bootm $load_addr#$board\0"
362 #define CONFIG_EXTRA_ENV_SETTINGS \
363 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
364 "ramdisk_addr=0x800000\0" \
365 "ramdisk_size=0x2000000\0" \
366 "fdt_high=0xa0000000\0" \
367 "initrd_high=0xffffffffffffffff\0" \
368 "kernel_addr=0x581000000\0" \
369 "kernel_start=0x1000000\0" \
370 "kernelheader_start=0x600000\0" \
371 "scriptaddr=0x80000000\0" \
372 "scripthdraddr=0x80080000\0" \
373 "fdtheader_addr_r=0x80100000\0" \
374 "kernelheader_addr_r=0x80200000\0" \
375 "kernelheader_addr=0x580600000\0" \
376 "kernel_addr_r=0x81000000\0" \
377 "kernelheader_size=0x40000\0" \
378 "fdt_addr_r=0x90000000\0" \
379 "load_addr=0xa0000000\0" \
380 "kernel_size=0x2800000\0" \
381 "kernel_addr_sd=0x8000\0" \
382 "kernel_size_sd=0x14000\0" \
383 "console=ttyAMA0,38400n8\0" \
384 "mcmemsize=0x70000000\0" \
385 "sd_bootcmd=echo Trying load from SD ..;" \
386 "mmcinfo; mmc read $load_addr " \
387 "$kernel_addr_sd $kernel_size_sd && " \
388 "bootm $load_addr#$board\0" \
391 "boot_scripts=ls2088ardb_boot.scr\0" \
392 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
393 "scan_dev_for_boot_part=" \
394 "part list ${devtype} ${devnum} devplist; " \
395 "env exists devplist || setenv devplist 1; " \
396 "for distro_bootpart in ${devplist}; do " \
397 "if fstype ${devtype} " \
398 "${devnum}:${distro_bootpart} " \
399 "bootfstype; then " \
400 "run scan_dev_for_boot; " \
404 "load ${devtype} ${devnum}:${distro_bootpart} " \
405 "${scriptaddr} ${prefix}${script}; " \
406 "env exists secureboot && load ${devtype} " \
407 "${devnum}:${distro_bootpart} " \
408 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
409 "env exists secureboot " \
410 "&& esbc_validate ${scripthdraddr};" \
411 "source ${scriptaddr}\0" \
412 "qspi_bootcmd=echo Trying load from qspi..;" \
413 "sf probe && sf read $load_addr " \
414 "$kernel_start $kernel_size ; env exists secureboot &&" \
415 "sf read $kernelheader_addr_r $kernelheader_start " \
416 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
417 " bootm $load_addr#$board\0" \
418 "nor_bootcmd=echo Trying load from nor..;" \
419 "cp.b $kernel_addr $load_addr " \
420 "$kernel_size ; env exists secureboot && " \
421 "cp.b $kernelheader_addr $kernelheader_addr_r " \
422 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
423 "bootm $load_addr#$board\0"
426 #ifdef CONFIG_TFABOOT
427 #define QSPI_NOR_BOOTCOMMAND \
429 "sf read 0x806c0000 0x6c0000 0x40000; " \
430 "env exists mcinitcmd && env exists secureboot "\
431 "&& esbc_validate 0x806c0000; " \
432 "sf read 0x80d00000 0xd00000 0x100000; " \
433 "env exists mcinitcmd && " \
434 "fsl_mc lazyapply dpl 0x80d00000; " \
435 "run distro_bootcmd;run qspi_bootcmd; " \
436 "env exists secureboot && esbc_halt;"
438 /* Try to boot an on-SD kernel first, then do normal distro boot */
439 #define SD_BOOTCOMMAND \
440 "env exists mcinitcmd && env exists secureboot "\
441 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
442 "&& esbc_validate $load_addr; " \
443 "env exists mcinitcmd && run mcinitcmd " \
444 "&& mmc read 0x80d00000 0x6800 0x800 " \
445 "&& fsl_mc lazyapply dpl 0x80d00000; " \
446 "run distro_bootcmd;run sd_bootcmd; " \
447 "env exists secureboot && esbc_halt;"
449 /* Try to boot an on-NOR kernel first, then do normal distro boot */
450 #define IFC_NOR_BOOTCOMMAND \
451 "env exists mcinitcmd && env exists secureboot "\
452 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
453 "&& fsl_mc lazyapply dpl 0x580d00000;" \
454 "run distro_bootcmd;run nor_bootcmd; " \
455 "env exists secureboot && esbc_halt;"
457 #ifdef CONFIG_QSPI_BOOT
458 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
459 #elif defined(CONFIG_SD_BOOT)
460 /* Try to boot an on-SD kernel first, then do normal distro boot */
462 /* Try to boot an on-NOR kernel first, then do normal distro boot */
466 /* MAC/PHY configuration */
467 #define CORTINA_PHY_ADDR1 0x10
468 #define CORTINA_PHY_ADDR2 0x11
469 #define CORTINA_PHY_ADDR3 0x12
470 #define CORTINA_PHY_ADDR4 0x13
471 #define AQ_PHY_ADDR1 0x00
472 #define AQ_PHY_ADDR2 0x01
473 #define AQ_PHY_ADDR3 0x02
474 #define AQ_PHY_ADDR4 0x03
475 #define AQR405_IRQ_MASK 0x36
477 #include <asm/fsl_secure_boot.h>
479 #endif /* __LS2_RDB_H */