Convert CONFIG_SYS_SPD_BUS_NUM to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_QDS_H
8 #define __LS2_QDS_H
9
10 #include "ls2080a_common.h"
11
12 #ifdef CONFIG_FSL_QSPI
13 #define CONFIG_SYS_I2C_IFDR_DIV         0x7e
14 #endif
15
16 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
17 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
18
19 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
20 #define SPD_EEPROM_ADDRESS1     0x51
21 #define SPD_EEPROM_ADDRESS2     0x52
22 #define SPD_EEPROM_ADDRESS3     0x53
23 #define SPD_EEPROM_ADDRESS4     0x54
24 #define SPD_EEPROM_ADDRESS5     0x55
25 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
26 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
27
28 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
29 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
30 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
31
32 #define CONFIG_SYS_NOR0_CSPR                                    \
33         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
34         CSPR_PORT_SIZE_16                                       | \
35         CSPR_MSEL_NOR                                           | \
36         CSPR_V)
37 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
38         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
39         CSPR_PORT_SIZE_16                                       | \
40         CSPR_MSEL_NOR                                           | \
41         CSPR_V)
42 #define CONFIG_SYS_NOR1_CSPR                                    \
43         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS)            | \
44         CSPR_PORT_SIZE_16                                       | \
45         CSPR_MSEL_NOR                                           | \
46         CSPR_V)
47 #define CONFIG_SYS_NOR1_CSPR_EARLY                              \
48         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY)      | \
49         CSPR_PORT_SIZE_16                                       | \
50         CSPR_MSEL_NOR                                           | \
51         CSPR_V)
52 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
53 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
54                                 FTIM0_NOR_TEADC(0x5) | \
55                                 FTIM0_NOR_TEAHC(0x5))
56 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
57                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
58                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
59 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
60                                 FTIM2_NOR_TCH(0x4) | \
61                                 FTIM2_NOR_TWPH(0x0E) | \
62                                 FTIM2_NOR_TWP(0x1c))
63 #define CONFIG_SYS_NOR_FTIM3    0x04000000
64 #define CONFIG_SYS_IFC_CCR      0x01000000
65
66 #ifdef CONFIG_MTD_NOR_FLASH
67 #define CONFIG_SYS_FLASH_QUIET_TEST
68 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
69
70 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
71 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
72 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
73
74 #define CONFIG_SYS_FLASH_EMPTY_INFO
75 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
76                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
77 #endif
78
79 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
80 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
81
82 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
83 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
84                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
85                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
86                                 | CSPR_V)
87 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
88
89 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
90                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
91                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
92                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
93                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
94                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
95                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
96
97 /* ONFI NAND Flash mode0 Timing Params */
98 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
99                                         FTIM0_NAND_TWP(0x18)   | \
100                                         FTIM0_NAND_TWCHT(0x07) | \
101                                         FTIM0_NAND_TWH(0x0a))
102 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
103                                         FTIM1_NAND_TWBE(0x39)  | \
104                                         FTIM1_NAND_TRR(0x0e)   | \
105                                         FTIM1_NAND_TRP(0x18))
106 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
107                                         FTIM2_NAND_TREH(0x0a) | \
108                                         FTIM2_NAND_TWHRE(0x1e))
109 #define CONFIG_SYS_NAND_FTIM3           0x0
110
111 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
112 #define CONFIG_SYS_MAX_NAND_DEVICE      1
113 #define CONFIG_MTD_NAND_VERIFY_WRITE
114
115 #define QIXIS_LBMAP_SWITCH              0x06
116 #define QIXIS_LBMAP_MASK                0x0f
117 #define QIXIS_LBMAP_SHIFT               0
118 #define QIXIS_LBMAP_DFLTBANK            0x00
119 #define QIXIS_LBMAP_ALTBANK             0x04
120 #define QIXIS_LBMAP_NAND                0x09
121 #define QIXIS_LBMAP_SD                  0x00
122 #define QIXIS_LBMAP_QSPI                0x0f
123 #define QIXIS_RST_CTL_RESET             0x31
124 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
125 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
126 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
127 #define QIXIS_RCW_SRC_NAND              0x107
128 #define QIXIS_RCW_SRC_SD                0x40
129 #define QIXIS_RCW_SRC_QSPI              0x62
130 #define QIXIS_RST_FORCE_MEM             0x01
131
132 #define CONFIG_SYS_CSPR3_EXT    (0x0)
133 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
134                                 | CSPR_PORT_SIZE_8 \
135                                 | CSPR_MSEL_GPCM \
136                                 | CSPR_V)
137 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
138                                 | CSPR_PORT_SIZE_8 \
139                                 | CSPR_MSEL_GPCM \
140                                 | CSPR_V)
141
142 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
143 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
144 /* QIXIS Timing parameters for IFC CS3 */
145 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
146                                         FTIM0_GPCM_TEADC(0x0e) | \
147                                         FTIM0_GPCM_TEAHC(0x0e))
148 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
149                                         FTIM1_GPCM_TRAD(0x3f))
150 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
151                                         FTIM2_GPCM_TCH(0xf) | \
152                                         FTIM2_GPCM_TWP(0x3E))
153 #define CONFIG_SYS_CS3_FTIM3            0x0
154
155 #if defined(CONFIG_SPL)
156 #if defined(CONFIG_NAND_BOOT)
157 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
158 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR_EARLY
159 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR0_CSPR
160 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
161 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
162 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
163 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
164 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
165 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
166 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
167 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR_EARLY
168 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR1_CSPR
169 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK_EARLY
170 #define CONFIG_SYS_AMASK2_FINAL         CONFIG_SYS_NOR_AMASK
171 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
172 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
173 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
174 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
175 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
176 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
177 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
178 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
179 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
180 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
181 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
182 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
183 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
184
185 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 * 1024)
186 #endif
187 #else
188 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
189 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
190 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
191 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
192 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
193 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
194 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
195 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
196 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
197 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
198 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR_EARLY
199 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR1_CSPR
200 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK_EARLY
201 #define CONFIG_SYS_AMASK1_FINAL         CONFIG_SYS_NOR_AMASK
202 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
203 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
204 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
205 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
206 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
207 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
208 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
209 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
210 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
211 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
212 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
213 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
214 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
215 #endif
216
217 /* Debug Server firmware */
218 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
219 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
220
221 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
222
223 /*
224  * I2C
225  */
226 #define I2C_MUX_PCA_ADDR                0x77
227 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* Primary Mux*/
228
229 /* I2C bus multiplexer */
230 #define I2C_MUX_CH_DEFAULT      0x8
231
232 /* SPI */
233
234 /*
235  * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
236  * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
237  * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
238  */
239 #define FSL_QIXIS_BRDCFG9_QSPI          0x1
240
241 /*
242  * MMC
243  */
244 #ifdef CONFIG_MMC
245 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
246         QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
247 #endif
248
249 /*
250  * RTC configuration
251  */
252 #define RTC
253 #define CONFIG_RTC_DS3231               1
254 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
255
256 /* EEPROM */
257 #define CONFIG_SYS_I2C_EEPROM_NXID
258 #define CONFIG_SYS_EEPROM_BUS_NUM       0
259
260 #define CONFIG_FSL_MEMAC
261
262 #ifdef CONFIG_PCI
263 #define CONFIG_PCI_SCAN_SHOW
264 #endif
265
266 /* Initial environment variables */
267 #undef CONFIG_EXTRA_ENV_SETTINGS
268 #ifdef CONFIG_NXP_ESBC
269 #define CONFIG_EXTRA_ENV_SETTINGS               \
270         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
271         "loadaddr=0x80100000\0"                 \
272         "kernel_addr=0x100000\0"                \
273         "ramdisk_addr=0x800000\0"               \
274         "ramdisk_size=0x2000000\0"              \
275         "fdt_high=0xa0000000\0"                 \
276         "initrd_high=0xffffffffffffffff\0"      \
277         "kernel_start=0x581000000\0"            \
278         "kernel_load=0xa0000000\0"              \
279         "kernel_size=0x2800000\0"               \
280         "mcmemsize=0x40000000\0"                \
281         "mcinitcmd=esbc_validate 0x580640000;"  \
282         "esbc_validate 0x580680000;"            \
283         "fsl_mc start mc 0x580a00000"           \
284         " 0x580e00000 \0"
285 #else
286 #ifdef CONFIG_TFABOOT
287 #define SD_MC_INIT_CMD                          \
288         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
289         "mmc read 0x80e00000 0x7000 0x800;" \
290         "fsl_mc start mc 0x80a00000 0x80e00000\0"
291 #define IFC_MC_INIT_CMD                         \
292         "fsl_mc start mc 0x580a00000" \
293         " 0x580e00000 \0"
294 #define CONFIG_EXTRA_ENV_SETTINGS               \
295         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
296         "loadaddr=0x80100000\0"                 \
297         "loadaddr_sd=0x90100000\0"                 \
298         "kernel_addr=0x581000000\0"                       \
299         "kernel_addr_sd=0x8000\0"                \
300         "ramdisk_addr=0x800000\0"               \
301         "ramdisk_size=0x2000000\0"              \
302         "fdt_high=0xa0000000\0"                 \
303         "initrd_high=0xffffffffffffffff\0"      \
304         "kernel_start=0x581000000\0"            \
305         "kernel_start_sd=0x8000\0"              \
306         "kernel_load=0xa0000000\0"              \
307         "kernel_size=0x2800000\0"               \
308         "kernel_size_sd=0x14000\0"               \
309         "load_addr=0xa0000000\0"                            \
310         "kernelheader_addr=0x580600000\0"       \
311         "kernelheader_addr_r=0x80200000\0"      \
312         "kernelheader_size=0x40000\0"           \
313         "BOARD=ls2088aqds\0" \
314         "mcmemsize=0x70000000 \0" \
315         "scriptaddr=0x80000000\0"               \
316         "scripthdraddr=0x80080000\0"            \
317         IFC_MC_INIT_CMD                         \
318         BOOTENV                                 \
319         "boot_scripts=ls2088aqds_boot.scr\0"    \
320         "boot_script_hdr=hdr_ls2088aqds_bs.out\0"       \
321         "scan_dev_for_boot_part="               \
322                 "part list ${devtype} ${devnum} devplist; "     \
323                 "env exists devplist || setenv devplist 1; "    \
324                 "for distro_bootpart in ${devplist}; do "       \
325                         "if fstype ${devtype} "                 \
326                                 "${devnum}:${distro_bootpart} " \
327                                 "bootfstype; then "             \
328                                 "run scan_dev_for_boot; "       \
329                         "fi; "                                  \
330                 "done\0"                                        \
331         "boot_a_script="                                        \
332                 "load ${devtype} ${devnum}:${distro_bootpart} " \
333                         "${scriptaddr} ${prefix}${script}; "    \
334                 "env exists secureboot && load ${devtype} "     \
335                         "${devnum}:${distro_bootpart} "         \
336                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
337                         "&& esbc_validate ${scripthdraddr};"    \
338                 "source ${scriptaddr}\0"                        \
339         "nor_bootcmd=echo Trying load from nor..;"              \
340                 "cp.b $kernel_addr $load_addr "                 \
341                 "$kernel_size ; env exists secureboot && "      \
342                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
343                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
344                 "bootm $load_addr#$BOARD\0"     \
345         "sd_bootcmd=echo Trying load from SD ..;" \
346         "mmcinfo; mmc read $load_addr "         \
347         "$kernel_addr_sd $kernel_size_sd && "   \
348         "bootm $load_addr#$BOARD\0"
349 #elif defined(CONFIG_SD_BOOT)
350 #define CONFIG_EXTRA_ENV_SETTINGS               \
351         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
352         "loadaddr=0x90100000\0"                 \
353         "kernel_addr=0x800\0"                \
354         "ramdisk_addr=0x800000\0"               \
355         "ramdisk_size=0x2000000\0"              \
356         "fdt_high=0xa0000000\0"                 \
357         "initrd_high=0xffffffffffffffff\0"      \
358         "kernel_start=0x8000\0"              \
359         "kernel_load=0xa0000000\0"              \
360         "kernel_size=0x14000\0"               \
361         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
362         "mmc read 0x80e00000 0x7000 0x800;" \
363         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
364         "mcmemsize=0x70000000 \0"
365 #else
366 #define CONFIG_EXTRA_ENV_SETTINGS               \
367         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
368         "loadaddr=0x80100000\0"                 \
369         "kernel_addr=0x100000\0"                \
370         "ramdisk_addr=0x800000\0"               \
371         "ramdisk_size=0x2000000\0"              \
372         "fdt_high=0xa0000000\0"                 \
373         "initrd_high=0xffffffffffffffff\0"      \
374         "kernel_start=0x581000000\0"            \
375         "kernel_load=0xa0000000\0"              \
376         "kernel_size=0x2800000\0"               \
377         "mcmemsize=0x40000000\0"                \
378         "mcinitcmd=fsl_mc start mc 0x580a00000" \
379         " 0x580e00000 \0"
380 #endif /* CONFIG_TFABOOT */
381 #endif /* CONFIG_NXP_ESBC */
382
383 #ifdef CONFIG_TFABOOT
384 #define BOOT_TARGET_DEVICES(func) \
385         func(USB, usb, 0) \
386         func(MMC, mmc, 0) \
387         func(SCSI, scsi, 0) \
388         func(DHCP, dhcp, na)
389 #include <config_distro_bootcmd.h>
390
391 #define SD_BOOTCOMMAND                                          \
392                         "env exists mcinitcmd && env exists secureboot "\
393                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
394                         "&& esbc_validate $load_addr; "                 \
395                         "env exists mcinitcmd && run mcinitcmd "        \
396                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
397                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
398                         "run distro_bootcmd;run sd_bootcmd; "           \
399                         "env exists secureboot && esbc_halt;"
400
401 #define IFC_NOR_BOOTCOMMAND                                             \
402                         "env exists mcinitcmd && env exists secureboot "\
403                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
404                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
405                         "run distro_bootcmd;run nor_bootcmd; "          \
406                         "env exists secureboot && esbc_halt;"
407 #endif
408
409 #if defined(CONFIG_FSL_MC_ENET)
410 #define CONFIG_FSL_MEMAC
411 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
412 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
413 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
414 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
415
416 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
417 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
418 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
419 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
420 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
421 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
422 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
423 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
424 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
425 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
426 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
427 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
428 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
429 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
430 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
431 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
432
433 #endif
434
435 #include <asm/fsl_secure_boot.h>
436
437 #endif /* __LS2_QDS_H */