Convert CONFIG_SYS_FLASH_EMPTY_INFO to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_QDS_H
8 #define __LS2_QDS_H
9
10 #include "ls2080a_common.h"
11
12 #ifdef CONFIG_FSL_QSPI
13 #define CONFIG_SYS_I2C_IFDR_DIV         0x7e
14 #endif
15
16 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
17 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
18
19 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
20 #define SPD_EEPROM_ADDRESS1     0x51
21 #define SPD_EEPROM_ADDRESS2     0x52
22 #define SPD_EEPROM_ADDRESS3     0x53
23 #define SPD_EEPROM_ADDRESS4     0x54
24 #define SPD_EEPROM_ADDRESS5     0x55
25 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
26 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
27
28 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
29 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
30 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
31
32 #define CONFIG_SYS_NOR0_CSPR                                    \
33         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
34         CSPR_PORT_SIZE_16                                       | \
35         CSPR_MSEL_NOR                                           | \
36         CSPR_V)
37 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
38         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
39         CSPR_PORT_SIZE_16                                       | \
40         CSPR_MSEL_NOR                                           | \
41         CSPR_V)
42 #define CONFIG_SYS_NOR1_CSPR                                    \
43         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS)            | \
44         CSPR_PORT_SIZE_16                                       | \
45         CSPR_MSEL_NOR                                           | \
46         CSPR_V)
47 #define CONFIG_SYS_NOR1_CSPR_EARLY                              \
48         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY)      | \
49         CSPR_PORT_SIZE_16                                       | \
50         CSPR_MSEL_NOR                                           | \
51         CSPR_V)
52 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
53 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
54                                 FTIM0_NOR_TEADC(0x5) | \
55                                 FTIM0_NOR_TEAHC(0x5))
56 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
57                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
58                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
59 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
60                                 FTIM2_NOR_TCH(0x4) | \
61                                 FTIM2_NOR_TWPH(0x0E) | \
62                                 FTIM2_NOR_TWP(0x1c))
63 #define CONFIG_SYS_NOR_FTIM3    0x04000000
64 #define CONFIG_SYS_IFC_CCR      0x01000000
65
66 #ifdef CONFIG_MTD_NOR_FLASH
67 #define CONFIG_SYS_FLASH_QUIET_TEST
68 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
69
70 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
71 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
72 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
73
74 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
75                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
76 #endif
77
78 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
79 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
80
81 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
82 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
83                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
84                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
85                                 | CSPR_V)
86 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
87
88 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
89                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
90                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
91                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
92                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
93                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
94                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
95
96 /* ONFI NAND Flash mode0 Timing Params */
97 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
98                                         FTIM0_NAND_TWP(0x18)   | \
99                                         FTIM0_NAND_TWCHT(0x07) | \
100                                         FTIM0_NAND_TWH(0x0a))
101 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
102                                         FTIM1_NAND_TWBE(0x39)  | \
103                                         FTIM1_NAND_TRR(0x0e)   | \
104                                         FTIM1_NAND_TRP(0x18))
105 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
106                                         FTIM2_NAND_TREH(0x0a) | \
107                                         FTIM2_NAND_TWHRE(0x1e))
108 #define CONFIG_SYS_NAND_FTIM3           0x0
109
110 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
111 #define CONFIG_SYS_MAX_NAND_DEVICE      1
112 #define CONFIG_MTD_NAND_VERIFY_WRITE
113
114 #define QIXIS_LBMAP_SWITCH              0x06
115 #define QIXIS_LBMAP_MASK                0x0f
116 #define QIXIS_LBMAP_SHIFT               0
117 #define QIXIS_LBMAP_DFLTBANK            0x00
118 #define QIXIS_LBMAP_ALTBANK             0x04
119 #define QIXIS_LBMAP_NAND                0x09
120 #define QIXIS_LBMAP_SD                  0x00
121 #define QIXIS_LBMAP_QSPI                0x0f
122 #define QIXIS_RST_CTL_RESET             0x31
123 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
124 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
125 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
126 #define QIXIS_RCW_SRC_NAND              0x107
127 #define QIXIS_RCW_SRC_SD                0x40
128 #define QIXIS_RCW_SRC_QSPI              0x62
129 #define QIXIS_RST_FORCE_MEM             0x01
130
131 #define CONFIG_SYS_CSPR3_EXT    (0x0)
132 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
133                                 | CSPR_PORT_SIZE_8 \
134                                 | CSPR_MSEL_GPCM \
135                                 | CSPR_V)
136 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
137                                 | CSPR_PORT_SIZE_8 \
138                                 | CSPR_MSEL_GPCM \
139                                 | CSPR_V)
140
141 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
142 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
143 /* QIXIS Timing parameters for IFC CS3 */
144 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
145                                         FTIM0_GPCM_TEADC(0x0e) | \
146                                         FTIM0_GPCM_TEAHC(0x0e))
147 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
148                                         FTIM1_GPCM_TRAD(0x3f))
149 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
150                                         FTIM2_GPCM_TCH(0xf) | \
151                                         FTIM2_GPCM_TWP(0x3E))
152 #define CONFIG_SYS_CS3_FTIM3            0x0
153
154 #if defined(CONFIG_SPL)
155 #if defined(CONFIG_NAND_BOOT)
156 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
157 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR_EARLY
158 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR0_CSPR
159 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
160 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
161 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
162 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
163 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
164 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
165 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
166 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR_EARLY
167 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR1_CSPR
168 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK_EARLY
169 #define CONFIG_SYS_AMASK2_FINAL         CONFIG_SYS_NOR_AMASK
170 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
171 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
172 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
173 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
174 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
175 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
176 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
177 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
178 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
179 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
180 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
181 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
182 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
183
184 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 * 1024)
185 #endif
186 #else
187 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
188 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
189 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
190 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
191 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
192 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
193 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
194 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
195 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
196 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
197 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR_EARLY
198 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR1_CSPR
199 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK_EARLY
200 #define CONFIG_SYS_AMASK1_FINAL         CONFIG_SYS_NOR_AMASK
201 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
202 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
203 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
204 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
205 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
206 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
207 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
208 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
209 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
210 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
211 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
212 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
213 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
214 #endif
215
216 /* Debug Server firmware */
217 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
218 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
219
220 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
221
222 /*
223  * I2C
224  */
225 #define I2C_MUX_PCA_ADDR                0x77
226 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* Primary Mux*/
227
228 /* I2C bus multiplexer */
229 #define I2C_MUX_CH_DEFAULT      0x8
230
231 /* SPI */
232
233 /*
234  * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
235  * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
236  * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
237  */
238 #define FSL_QIXIS_BRDCFG9_QSPI          0x1
239
240 /*
241  * RTC configuration
242  */
243 #define RTC
244 #define CONFIG_RTC_DS3231               1
245 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
246
247 /* EEPROM */
248 #define CONFIG_SYS_I2C_EEPROM_NXID
249 #define CONFIG_SYS_EEPROM_BUS_NUM       0
250
251 #define CONFIG_FSL_MEMAC
252
253 /* Initial environment variables */
254 #undef CONFIG_EXTRA_ENV_SETTINGS
255 #ifdef CONFIG_NXP_ESBC
256 #define CONFIG_EXTRA_ENV_SETTINGS               \
257         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
258         "loadaddr=0x80100000\0"                 \
259         "kernel_addr=0x100000\0"                \
260         "ramdisk_addr=0x800000\0"               \
261         "ramdisk_size=0x2000000\0"              \
262         "fdt_high=0xa0000000\0"                 \
263         "initrd_high=0xffffffffffffffff\0"      \
264         "kernel_start=0x581000000\0"            \
265         "kernel_load=0xa0000000\0"              \
266         "kernel_size=0x2800000\0"               \
267         "mcmemsize=0x40000000\0"                \
268         "mcinitcmd=esbc_validate 0x580640000;"  \
269         "esbc_validate 0x580680000;"            \
270         "fsl_mc start mc 0x580a00000"           \
271         " 0x580e00000 \0"
272 #else
273 #ifdef CONFIG_TFABOOT
274 #define SD_MC_INIT_CMD                          \
275         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
276         "mmc read 0x80e00000 0x7000 0x800;" \
277         "fsl_mc start mc 0x80a00000 0x80e00000\0"
278 #define IFC_MC_INIT_CMD                         \
279         "fsl_mc start mc 0x580a00000" \
280         " 0x580e00000 \0"
281 #define CONFIG_EXTRA_ENV_SETTINGS               \
282         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
283         "loadaddr=0x80100000\0"                 \
284         "loadaddr_sd=0x90100000\0"                 \
285         "kernel_addr=0x581000000\0"                       \
286         "kernel_addr_sd=0x8000\0"                \
287         "ramdisk_addr=0x800000\0"               \
288         "ramdisk_size=0x2000000\0"              \
289         "fdt_high=0xa0000000\0"                 \
290         "initrd_high=0xffffffffffffffff\0"      \
291         "kernel_start=0x581000000\0"            \
292         "kernel_start_sd=0x8000\0"              \
293         "kernel_load=0xa0000000\0"              \
294         "kernel_size=0x2800000\0"               \
295         "kernel_size_sd=0x14000\0"               \
296         "load_addr=0xa0000000\0"                            \
297         "kernelheader_addr=0x580600000\0"       \
298         "kernelheader_addr_r=0x80200000\0"      \
299         "kernelheader_size=0x40000\0"           \
300         "BOARD=ls2088aqds\0" \
301         "mcmemsize=0x70000000 \0" \
302         "scriptaddr=0x80000000\0"               \
303         "scripthdraddr=0x80080000\0"            \
304         IFC_MC_INIT_CMD                         \
305         BOOTENV                                 \
306         "boot_scripts=ls2088aqds_boot.scr\0"    \
307         "boot_script_hdr=hdr_ls2088aqds_bs.out\0"       \
308         "scan_dev_for_boot_part="               \
309                 "part list ${devtype} ${devnum} devplist; "     \
310                 "env exists devplist || setenv devplist 1; "    \
311                 "for distro_bootpart in ${devplist}; do "       \
312                         "if fstype ${devtype} "                 \
313                                 "${devnum}:${distro_bootpart} " \
314                                 "bootfstype; then "             \
315                                 "run scan_dev_for_boot; "       \
316                         "fi; "                                  \
317                 "done\0"                                        \
318         "boot_a_script="                                        \
319                 "load ${devtype} ${devnum}:${distro_bootpart} " \
320                         "${scriptaddr} ${prefix}${script}; "    \
321                 "env exists secureboot && load ${devtype} "     \
322                         "${devnum}:${distro_bootpart} "         \
323                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
324                         "&& esbc_validate ${scripthdraddr};"    \
325                 "source ${scriptaddr}\0"                        \
326         "nor_bootcmd=echo Trying load from nor..;"              \
327                 "cp.b $kernel_addr $load_addr "                 \
328                 "$kernel_size ; env exists secureboot && "      \
329                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
330                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
331                 "bootm $load_addr#$BOARD\0"     \
332         "sd_bootcmd=echo Trying load from SD ..;" \
333         "mmcinfo; mmc read $load_addr "         \
334         "$kernel_addr_sd $kernel_size_sd && "   \
335         "bootm $load_addr#$BOARD\0"
336 #elif defined(CONFIG_SD_BOOT)
337 #define CONFIG_EXTRA_ENV_SETTINGS               \
338         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
339         "loadaddr=0x90100000\0"                 \
340         "kernel_addr=0x800\0"                \
341         "ramdisk_addr=0x800000\0"               \
342         "ramdisk_size=0x2000000\0"              \
343         "fdt_high=0xa0000000\0"                 \
344         "initrd_high=0xffffffffffffffff\0"      \
345         "kernel_start=0x8000\0"              \
346         "kernel_load=0xa0000000\0"              \
347         "kernel_size=0x14000\0"               \
348         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
349         "mmc read 0x80e00000 0x7000 0x800;" \
350         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
351         "mcmemsize=0x70000000 \0"
352 #else
353 #define CONFIG_EXTRA_ENV_SETTINGS               \
354         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
355         "loadaddr=0x80100000\0"                 \
356         "kernel_addr=0x100000\0"                \
357         "ramdisk_addr=0x800000\0"               \
358         "ramdisk_size=0x2000000\0"              \
359         "fdt_high=0xa0000000\0"                 \
360         "initrd_high=0xffffffffffffffff\0"      \
361         "kernel_start=0x581000000\0"            \
362         "kernel_load=0xa0000000\0"              \
363         "kernel_size=0x2800000\0"               \
364         "mcmemsize=0x40000000\0"                \
365         "mcinitcmd=fsl_mc start mc 0x580a00000" \
366         " 0x580e00000 \0"
367 #endif /* CONFIG_TFABOOT */
368 #endif /* CONFIG_NXP_ESBC */
369
370 #ifdef CONFIG_TFABOOT
371 #define BOOT_TARGET_DEVICES(func) \
372         func(USB, usb, 0) \
373         func(MMC, mmc, 0) \
374         func(SCSI, scsi, 0) \
375         func(DHCP, dhcp, na)
376 #include <config_distro_bootcmd.h>
377
378 #define SD_BOOTCOMMAND                                          \
379                         "env exists mcinitcmd && env exists secureboot "\
380                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
381                         "&& esbc_validate $load_addr; "                 \
382                         "env exists mcinitcmd && run mcinitcmd "        \
383                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
384                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
385                         "run distro_bootcmd;run sd_bootcmd; "           \
386                         "env exists secureboot && esbc_halt;"
387
388 #define IFC_NOR_BOOTCOMMAND                                             \
389                         "env exists mcinitcmd && env exists secureboot "\
390                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
391                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
392                         "run distro_bootcmd;run nor_bootcmd; "          \
393                         "env exists secureboot && esbc_halt;"
394 #endif
395
396 #if defined(CONFIG_FSL_MC_ENET)
397 #define CONFIG_FSL_MEMAC
398 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
399 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
400 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
401 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
402
403 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
404 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
405 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
406 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
407 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
408 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
409 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
410 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
411 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
412 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
413 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
414 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
415 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
416 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
417 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
418 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
419
420 #endif
421
422 #include <asm/fsl_secure_boot.h>
423
424 #endif /* __LS2_QDS_H */