Finish CONFIG_VID et al conversion to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1088ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2020-2021 NXP
4  */
5
6 #ifndef __LS1088A_RDB_H
7 #define __LS1088A_RDB_H
8
9 #include "ls1088a_common.h"
10
11 #if defined(CONFIG_TFABOOT) || \
12         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
13 #ifndef CONFIG_SPL_BUILD
14 #define CONFIG_QIXIS_I2C_ACCESS
15 #endif
16 #define SYS_NO_FLASH
17 #endif
18
19 #define CONFIG_SYS_CLK_FREQ             100000000
20 #define COUNTER_FREQUENCY_REAL          25000000        /* 25MHz */
21 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
22
23 #ifdef CONFIG_EMU
24 #define CONFIG_SYS_FSL_DDR_EMU
25 #else
26 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
27 #endif
28 #define SPD_EEPROM_ADDRESS      0x51
29 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
30 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
31
32
33 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
34 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
35 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
36 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64 * 1024 * 1024)
37
38 #define CONFIG_SYS_NOR0_CSPR                                    \
39         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
40         CSPR_PORT_SIZE_16                                       | \
41         CSPR_MSEL_NOR                                           | \
42         CSPR_V)
43 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
44         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
45         CSPR_PORT_SIZE_16                                       | \
46         CSPR_MSEL_NOR                                           | \
47         CSPR_V)
48 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(6)
49 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x1) | \
50                                 FTIM0_NOR_TEADC(0x1) | \
51                                 FTIM0_NOR_TEAHC(0x1))
52 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x1) | \
53                                 FTIM1_NOR_TRAD_NOR(0x1))
54 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x0) | \
55                                 FTIM2_NOR_TCH(0x0) | \
56                                 FTIM2_NOR_TWP(0x1))
57 #define CONFIG_SYS_NOR_FTIM3    0x04000000
58 #define CONFIG_SYS_IFC_CCR      0x01000000
59
60 #ifndef SYS_NO_FLASH
61 #define CONFIG_SYS_FLASH_QUIET_TEST
62 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
63
64 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
65 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
66 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
67 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
68
69 #define CONFIG_SYS_FLASH_EMPTY_INFO
70 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
71 #endif
72 #endif
73
74 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
75 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
76
77 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
78 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
79                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
80                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
81                                 | CSPR_V)
82 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
83
84 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
85                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
86                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
87                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
88                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
89                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
90                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
91
92 /* ONFI NAND Flash mode0 Timing Params */
93 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
94                                         FTIM0_NAND_TWP(0x18)   | \
95                                         FTIM0_NAND_TWCHT(0x07) | \
96                                         FTIM0_NAND_TWH(0x0a))
97 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
98                                         FTIM1_NAND_TWBE(0x39)  | \
99                                         FTIM1_NAND_TRR(0x0e)   | \
100                                         FTIM1_NAND_TRP(0x18))
101 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
102                                         FTIM2_NAND_TREH(0x0a) | \
103                                         FTIM2_NAND_TWHRE(0x1e))
104 #define CONFIG_SYS_NAND_FTIM3           0x0
105
106 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
107 #define CONFIG_SYS_MAX_NAND_DEVICE      1
108 #define CONFIG_MTD_NAND_VERIFY_WRITE
109
110 #ifndef SPL_NO_QIXIS
111 #define CONFIG_FSL_QIXIS
112 #endif
113
114 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
115 #define QIXIS_BRDCFG4_OFFSET            0x54
116 #define QIXIS_LBMAP_SWITCH              2
117 #define QIXIS_QMAP_MASK                 0xe0
118 #define QIXIS_QMAP_SHIFT                5
119 #define QIXIS_LBMAP_MASK                0x1f
120 #define QIXIS_LBMAP_SHIFT               5
121 #define QIXIS_LBMAP_DFLTBANK            0x00
122 #define QIXIS_LBMAP_ALTBANK             0x20
123 #define QIXIS_LBMAP_SD                  0x00
124 #define QIXIS_LBMAP_EMMC                0x00
125 #define QIXIS_LBMAP_SD_QSPI             0x00
126 #define QIXIS_LBMAP_QSPI                0x00
127 #define QIXIS_RCW_SRC_SD                0x40
128 #define QIXIS_RCW_SRC_EMMC              0x41
129 #define QIXIS_RCW_SRC_QSPI              0x62
130 #define QIXIS_RST_CTL_RESET             0x31
131 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
132 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
133 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
134 #define QIXIS_RST_FORCE_MEM             0x01
135
136 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
137 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
138                                         | CSPR_PORT_SIZE_8 \
139                                         | CSPR_MSEL_GPCM \
140                                         | CSPR_V)
141 #define SYS_FPGA_CSPR_FINAL     (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
142                                         | CSPR_PORT_SIZE_8 \
143                                         | CSPR_MSEL_GPCM \
144                                         | CSPR_V)
145
146 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64*1024)
147 #define CONFIG_SYS_FPGA_CSOR            CSOR_GPCM_ADM_SHIFT(0)
148 /* QIXIS Timing parameters*/
149 #define SYS_FPGA_CS_FTIM0       (FTIM0_GPCM_TACSE(0x0e) | \
150                                         FTIM0_GPCM_TEADC(0x0e) | \
151                                         FTIM0_GPCM_TEAHC(0x0e))
152 #define SYS_FPGA_CS_FTIM1       (FTIM1_GPCM_TACO(0xff) | \
153                                         FTIM1_GPCM_TRAD(0x3f))
154 #define SYS_FPGA_CS_FTIM2       (FTIM2_GPCM_TCS(0xf) | \
155                                         FTIM2_GPCM_TCH(0xf) | \
156                                         FTIM2_GPCM_TWP(0x3E))
157 #define SYS_FPGA_CS_FTIM3       0x0
158
159 #if defined(CONFIG_TFABOOT) || \
160         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
161 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
162 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
163 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
164 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
165 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
166 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
167 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
168 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
169 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_FPGA_CSPR_EXT
170 #define CONFIG_SYS_CSPR2                CONFIG_SYS_FPGA_CSPR
171 #define CONFIG_SYS_CSPR2_FINAL          SYS_FPGA_CSPR_FINAL
172 #define CONFIG_SYS_AMASK2               CONFIG_SYS_FPGA_AMASK
173 #define CONFIG_SYS_CSOR2                CONFIG_SYS_FPGA_CSOR
174 #define CONFIG_SYS_CS2_FTIM0            SYS_FPGA_CS_FTIM0
175 #define CONFIG_SYS_CS2_FTIM1            SYS_FPGA_CS_FTIM1
176 #define CONFIG_SYS_CS2_FTIM2            SYS_FPGA_CS_FTIM2
177 #define CONFIG_SYS_CS2_FTIM3            SYS_FPGA_CS_FTIM3
178 #else
179 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
180 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
181 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
182 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
183 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
184 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
185 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
186 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
187 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
188 #endif
189
190 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
191
192 #define I2C_MUX_CH_VOL_MONITOR         0xA
193 /* Voltage monitor on channel 2*/
194 #define I2C_VOL_MONITOR_ADDR           0x63
195 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
196 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
197 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
198 #define I2C_SVDD_MONITOR_ADDR           0x4F
199
200 /* The lowest and highest voltage allowed for LS1088ARDB */
201 #define VDD_MV_MIN                      819
202 #define VDD_MV_MAX                      1212
203
204 #define PWM_CHANNEL0                    0x0
205
206 /*
207  * I2C bus multiplexer
208  */
209 #define I2C_MUX_PCA_ADDR_PRI            0x77
210 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
211 #define I2C_RETIMER_ADDR                0x18
212 #define I2C_MUX_CH_DEFAULT              0x8
213 #define I2C_MUX_CH5                     0xD
214
215 #ifndef SPL_NO_RTC
216 /*
217 * RTC configuration
218 */
219 #define RTC
220 #define CONFIG_SYS_I2C_RTC_ADDR         0x51  /* Channel 3*/
221 #endif
222
223 /* EEPROM */
224 #define CONFIG_SYS_I2C_EEPROM_NXID
225 #define CONFIG_SYS_EEPROM_BUS_NUM               0
226
227 #ifdef CONFIG_SPL_BUILD
228 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
229 #else
230 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
231 #endif
232
233 #define CONFIG_FSL_MEMAC
234
235 #ifndef SPL_NO_ENV
236 /* Initial environment variables */
237 #ifdef CONFIG_TFABOOT
238 #define QSPI_MC_INIT_CMD                                \
239         "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"    \
240         "sf read 0x80e00000 0xE00000 0x100000;"                         \
241         "env exists secureboot && "                     \
242         "sf read 0x80640000 0x640000 0x40000 && "       \
243         "sf read 0x80680000 0x680000 0x40000 && "       \
244         "esbc_validate 0x80640000 && "                  \
245         "esbc_validate 0x80680000 ;"                    \
246         "fsl_mc start mc 0x80a00000 0x80e00000\0"
247 #define SD_MC_INIT_CMD                          \
248         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"            \
249         "mmc read 0x80e00000 0x7000 0x800;"                             \
250         "env exists secureboot && "                     \
251         "mmc read 0x80640000 0x3200 0x20 && "           \
252         "mmc read 0x80680000 0x3400 0x20 && "           \
253         "esbc_validate 0x80640000 && "                  \
254         "esbc_validate 0x80680000 ;"                    \
255         "fsl_mc start mc 0x80a00000 0x80e00000\0"
256 #else
257 #if defined(CONFIG_QSPI_BOOT)
258 #define MC_INIT_CMD                             \
259         "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"  \
260         "sf read 0x80e00000 0xE00000 0x100000;"                         \
261         "env exists secureboot && "                     \
262         "sf read 0x80640000 0x640000 0x40000 && "       \
263         "sf read 0x80680000 0x680000 0x40000 && "       \
264         "esbc_validate 0x80640000 && "                  \
265         "esbc_validate 0x80680000 ;"                    \
266         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
267         "mcmemsize=0x70000000\0"
268 #elif defined(CONFIG_SD_BOOT)
269 #define MC_INIT_CMD                             \
270         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"          \
271         "mmc read 0x80e00000 0x7000 0x800;"                             \
272         "env exists secureboot && "                     \
273         "mmc read 0x80640000 0x3200 0x20 && "           \
274         "mmc read 0x80680000 0x3400 0x20 && "           \
275         "esbc_validate 0x80640000 && "                  \
276         "esbc_validate 0x80680000 ;"                    \
277         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
278         "mcmemsize=0x70000000\0"
279 #endif
280 #endif /* CONFIG_TFABOOT */
281
282 #undef CONFIG_EXTRA_ENV_SETTINGS
283 #ifdef CONFIG_TFABOOT
284 #define CONFIG_EXTRA_ENV_SETTINGS               \
285         "BOARD=ls1088ardb\0"                    \
286         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
287         "ramdisk_addr=0x800000\0"               \
288         "ramdisk_size=0x2000000\0"              \
289         "fdt_high=0xa0000000\0"                 \
290         "initrd_high=0xffffffffffffffff\0"      \
291         "fdt_addr=0x64f00000\0"                 \
292         "kernel_addr=0x1000000\0"               \
293         "kernel_addr_sd=0x8000\0"               \
294         "kernelhdr_addr_sd=0x3000\0"            \
295         "kernel_start=0x580100000\0"            \
296         "kernelheader_start=0x580600000\0"      \
297         "scriptaddr=0x80000000\0"               \
298         "scripthdraddr=0x80080000\0"            \
299         "fdtheader_addr_r=0x80100000\0"         \
300         "kernelheader_addr=0x600000\0"          \
301         "kernelheader_addr_r=0x80200000\0"      \
302         "kernel_addr_r=0x81000000\0"            \
303         "kernelheader_size=0x40000\0"           \
304         "fdt_addr_r=0x90000000\0"               \
305         "load_addr=0xa0000000\0"                \
306         "kernel_size=0x2800000\0"               \
307         "kernel_size_sd=0x14000\0"              \
308         "kernelhdr_size_sd=0x20\0"              \
309         QSPI_MC_INIT_CMD                        \
310         "mcmemsize=0x70000000\0"                \
311         BOOTENV                                 \
312         "boot_scripts=ls1088ardb_boot.scr\0"    \
313         "boot_script_hdr=hdr_ls1088ardb_bs.out\0"       \
314         "scan_dev_for_boot_part="               \
315                 "part list ${devtype} ${devnum} devplist; "     \
316                 "env exists devplist || setenv devplist 1; "    \
317                 "for distro_bootpart in ${devplist}; do "       \
318                         "if fstype ${devtype} "                 \
319                                 "${devnum}:${distro_bootpart} " \
320                                 "bootfstype; then "             \
321                                 "run scan_dev_for_boot; "       \
322                         "fi; "                                  \
323                 "done\0"                                        \
324         "boot_a_script="                                        \
325                 "load ${devtype} ${devnum}:${distro_bootpart} " \
326                 "${scriptaddr} ${prefix}${script}; "            \
327         "env exists secureboot && load ${devtype} "             \
328                 "${devnum}:${distro_bootpart} "                 \
329                 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
330                 "env exists secureboot "                        \
331                 "&& esbc_validate ${scripthdraddr};"            \
332                 "source ${scriptaddr}\0"                        \
333         "installer=load mmc 0:2 $load_addr "                    \
334                 "/flex_installer_arm64.itb; "                   \
335                 "env exists mcinitcmd && run mcinitcmd && "     \
336                 "mmc read 0x80001000 0x6800 0x800;"             \
337                 "fsl_mc lazyapply dpl 0x80001000;"                      \
338                 "bootm $load_addr#ls1088ardb\0"                 \
339         "qspi_bootcmd=echo Trying load from qspi..;"            \
340                 "sf probe && sf read $load_addr "               \
341                 "$kernel_addr $kernel_size ; env exists secureboot "    \
342                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
343                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
344                 "bootm $load_addr#$BOARD\0"                     \
345                 "sd_bootcmd=echo Trying load from sd card..;"           \
346                 "mmcinfo; mmc read $load_addr "                 \
347                 "$kernel_addr_sd $kernel_size_sd ;"             \
348                 "env exists secureboot && mmc read $kernelheader_addr_r "\
349                 "$kernelhdr_addr_sd $kernelhdr_size_sd "        \
350                 " && esbc_validate ${kernelheader_addr_r};"     \
351                 "bootm $load_addr#$BOARD\0"
352 #else
353 #define CONFIG_EXTRA_ENV_SETTINGS               \
354         "BOARD=ls1088ardb\0"                    \
355         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
356         "ramdisk_addr=0x800000\0"               \
357         "ramdisk_size=0x2000000\0"              \
358         "fdt_high=0xa0000000\0"                 \
359         "initrd_high=0xffffffffffffffff\0"      \
360         "fdt_addr=0x64f00000\0"                 \
361         "kernel_addr=0x1000000\0"               \
362         "kernel_addr_sd=0x8000\0"               \
363         "kernelhdr_addr_sd=0x3000\0"            \
364         "kernel_start=0x580100000\0"            \
365         "kernelheader_start=0x580800000\0"      \
366         "scriptaddr=0x80000000\0"               \
367         "scripthdraddr=0x80080000\0"            \
368         "fdtheader_addr_r=0x80100000\0"         \
369         "kernelheader_addr=0x600000\0"          \
370         "kernelheader_addr_r=0x80200000\0"      \
371         "kernel_addr_r=0x81000000\0"            \
372         "kernelheader_size=0x40000\0"           \
373         "fdt_addr_r=0x90000000\0"               \
374         "load_addr=0xa0000000\0"                \
375         "kernel_size=0x2800000\0"               \
376         "kernel_size_sd=0x14000\0"              \
377         "kernelhdr_size_sd=0x20\0"              \
378         MC_INIT_CMD                             \
379         BOOTENV                                 \
380         "boot_scripts=ls1088ardb_boot.scr\0"    \
381         "boot_script_hdr=hdr_ls1088ardb_bs.out\0"       \
382         "scan_dev_for_boot_part="               \
383                 "part list ${devtype} ${devnum} devplist; "     \
384                 "env exists devplist || setenv devplist 1; "    \
385                 "for distro_bootpart in ${devplist}; do "       \
386                         "if fstype ${devtype} "                 \
387                                 "${devnum}:${distro_bootpart} " \
388                                 "bootfstype; then "             \
389                                 "run scan_dev_for_boot; "       \
390                         "fi; "                                  \
391                 "done\0"                                        \
392         "boot_a_script="                                        \
393                 "load ${devtype} ${devnum}:${distro_bootpart} " \
394                 "${scriptaddr} ${prefix}${script}; "            \
395         "env exists secureboot && load ${devtype} "             \
396                 "${devnum}:${distro_bootpart} "                 \
397                 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
398                 "&& esbc_validate ${scripthdraddr};"            \
399                 "source ${scriptaddr}\0"                        \
400         "installer=load mmc 0:2 $load_addr "                    \
401                 "/flex_installer_arm64.itb; "                   \
402                 "env exists mcinitcmd && run mcinitcmd && "     \
403                 "mmc read 0x80001000 0x6800 0x800;"             \
404                 "fsl_mc lazyapply dpl 0x80001000;"                      \
405                 "bootm $load_addr#ls1088ardb\0"                 \
406         "qspi_bootcmd=echo Trying load from qspi..;"            \
407                 "sf probe && sf read $load_addr "               \
408                 "$kernel_addr $kernel_size ; env exists secureboot "    \
409                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
410                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
411                 "bootm $load_addr#$BOARD\0"                     \
412                 "sd_bootcmd=echo Trying load from sd card..;"           \
413                 "mmcinfo; mmc read $load_addr "                 \
414                 "$kernel_addr_sd $kernel_size_sd ;"             \
415                 "env exists secureboot && mmc read $kernelheader_addr_r "\
416                 "$kernelhdr_addr_sd $kernelhdr_size_sd "        \
417                 " && esbc_validate ${kernelheader_addr_r};"     \
418                 "bootm $load_addr#$BOARD\0"
419 #endif /* CONFIG_TFABOOT */
420
421 #ifdef CONFIG_TFABOOT
422 #define QSPI_NOR_BOOTCOMMAND                                    \
423         "sf read 0x80001000 0xd00000 0x100000;"         \
424                 "env exists mcinitcmd && env exists secureboot "        \
425                 " && sf read 0x806C0000 0x6C0000 0x100000 "     \
426                 "&& esbc_validate 0x806C0000;env exists mcinitcmd "     \
427                 "&& fsl_mc lazyapply dpl 0x80001000;"           \
428                 "run distro_bootcmd;run qspi_bootcmd;"          \
429                 "env exists secureboot && esbc_halt;"
430 #define SD_BOOTCOMMAND                                          \
431                 "env exists mcinitcmd && mmcinfo; "             \
432                 "mmc read 0x80001000 0x6800 0x800; "            \
433                 "env exists mcinitcmd && env exists secureboot "        \
434                 " && mmc read 0x806C0000 0x3600 0x20 "          \
435                 "&& esbc_validate 0x806C0000;env exists mcinitcmd "     \
436                 "&& fsl_mc lazyapply dpl 0x80001000;"           \
437                 "run distro_bootcmd;run sd_bootcmd;"            \
438                 "env exists secureboot && esbc_halt;"
439 #else
440 #if defined(CONFIG_QSPI_BOOT)
441 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
442
443 /* Try to boot an on-SD kernel first, then do normal distro boot */
444 #endif
445 #endif /* CONFIG_TFABOOT */
446
447 /* MAC/PHY configuration */
448 #ifdef CONFIG_FSL_MC_ENET
449 #define AQ_PHY_ADDR1                    0x00
450 #define AQR105_IRQ_MASK                 0x00000004
451
452 #define QSGMII1_PORT1_PHY_ADDR          0x0c
453 #define QSGMII1_PORT2_PHY_ADDR          0x0d
454 #define QSGMII1_PORT3_PHY_ADDR          0x0e
455 #define QSGMII1_PORT4_PHY_ADDR          0x0f
456 #define QSGMII2_PORT1_PHY_ADDR          0x1c
457 #define QSGMII2_PORT2_PHY_ADDR          0x1d
458 #define QSGMII2_PORT3_PHY_ADDR          0x1e
459 #define QSGMII2_PORT4_PHY_ADDR          0x1f
460
461 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
462 #endif
463 #endif
464
465 #ifndef SPL_NO_ENV
466
467 #define BOOT_TARGET_DEVICES(func) \
468         func(MMC, mmc, 0) \
469         func(USB, usb, 0) \
470         func(SCSI, scsi, 0) \
471         func(DHCP, dhcp, na)
472 #include <config_distro_bootcmd.h>
473 #endif
474
475 #include <asm/fsl_secure_boot.h>
476
477 #endif /* __LS1088A_RDB_H */