1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2017, 2020 NXP
6 #ifndef __LS1088A_RDB_H
7 #define __LS1088A_RDB_H
9 #include "ls1088a_common.h"
11 #if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
13 #ifndef CONFIG_SPL_BUILD
14 #define CONFIG_QIXIS_I2C_ACCESS
19 #define CONFIG_SYS_CLK_FREQ 100000000
20 #define CONFIG_DDR_CLK_FREQ 100000000
21 #define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
22 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
24 #define CONFIG_DDR_SPD
26 #define CONFIG_SYS_FSL_DDR_EMU
27 #define CONFIG_SYS_MXC_I2C1_SPEED 40000000
28 #define CONFIG_SYS_MXC_I2C2_SPEED 40000000
30 #define CONFIG_DDR_ECC
31 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
32 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
34 #define SPD_EEPROM_ADDRESS 0x51
35 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
36 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
39 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
40 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
41 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
42 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
44 #define CONFIG_SYS_NOR0_CSPR \
45 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
49 #define CONFIG_SYS_NOR0_CSPR_EARLY \
50 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
54 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
55 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
56 FTIM0_NOR_TEADC(0x1) | \
58 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
59 FTIM1_NOR_TRAD_NOR(0x1))
60 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
61 FTIM2_NOR_TCH(0x0) | \
63 #define CONFIG_SYS_NOR_FTIM3 0x04000000
64 #define CONFIG_SYS_IFC_CCR 0x01000000
67 #define CONFIG_SYS_FLASH_QUIET_TEST
68 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
70 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
71 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
72 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
73 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
75 #define CONFIG_SYS_FLASH_EMPTY_INFO
76 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
81 #define CONFIG_NAND_FSL_IFC
84 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
85 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
87 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
88 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
89 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
90 | CSPR_MSEL_NAND /* MSEL = NAND */ \
92 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
94 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
95 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
96 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
97 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
98 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
99 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
100 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
102 #define CONFIG_SYS_NAND_ONFI_DETECTION
104 /* ONFI NAND Flash mode0 Timing Params */
105 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
106 FTIM0_NAND_TWP(0x18) | \
107 FTIM0_NAND_TWCHT(0x07) | \
108 FTIM0_NAND_TWH(0x0a))
109 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
110 FTIM1_NAND_TWBE(0x39) | \
111 FTIM1_NAND_TRR(0x0e) | \
112 FTIM1_NAND_TRP(0x18))
113 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
114 FTIM2_NAND_TREH(0x0a) | \
115 FTIM2_NAND_TWHRE(0x1e))
116 #define CONFIG_SYS_NAND_FTIM3 0x0
118 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
119 #define CONFIG_SYS_MAX_NAND_DEVICE 1
120 #define CONFIG_MTD_NAND_VERIFY_WRITE
122 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
125 #define CONFIG_FSL_QIXIS
128 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
129 #define QIXIS_BRDCFG4_OFFSET 0x54
130 #define QIXIS_LBMAP_SWITCH 2
131 #define QIXIS_QMAP_MASK 0xe0
132 #define QIXIS_QMAP_SHIFT 5
133 #define QIXIS_LBMAP_MASK 0x1f
134 #define QIXIS_LBMAP_SHIFT 5
135 #define QIXIS_LBMAP_DFLTBANK 0x00
136 #define QIXIS_LBMAP_ALTBANK 0x20
137 #define QIXIS_LBMAP_SD 0x00
138 #define QIXIS_LBMAP_EMMC 0x00
139 #define QIXIS_LBMAP_SD_QSPI 0x00
140 #define QIXIS_LBMAP_QSPI 0x00
141 #define QIXIS_RCW_SRC_SD 0x40
142 #define QIXIS_RCW_SRC_EMMC 0x41
143 #define QIXIS_RCW_SRC_QSPI 0x62
144 #define QIXIS_RST_CTL_RESET 0x31
145 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
146 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
147 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
148 #define QIXIS_RST_FORCE_MEM 0x01
150 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
151 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
155 #define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
160 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
161 #define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
162 /* QIXIS Timing parameters*/
163 #define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
164 FTIM0_GPCM_TEADC(0x0e) | \
165 FTIM0_GPCM_TEAHC(0x0e))
166 #define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
167 FTIM1_GPCM_TRAD(0x3f))
168 #define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
169 FTIM2_GPCM_TCH(0xf) | \
170 FTIM2_GPCM_TWP(0x3E))
171 #define SYS_FPGA_CS_FTIM3 0x0
173 #if defined(CONFIG_TFABOOT) || \
174 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
175 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
176 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
177 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
178 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
179 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
180 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
181 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
182 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
183 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
184 #define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
185 #define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
186 #define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
187 #define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
188 #define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
189 #define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
190 #define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
191 #define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
193 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
194 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
195 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
196 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
197 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
198 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
199 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
200 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
201 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
204 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
206 #define I2C_MUX_CH_VOL_MONITOR 0xA
207 /* Voltage monitor on channel 2*/
208 #define I2C_VOL_MONITOR_ADDR 0x63
209 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
210 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
211 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
212 #define I2C_SVDD_MONITOR_ADDR 0x4F
214 #define CONFIG_VID_FLS_ENV "ls1088ardb_vdd_mv"
217 /* The lowest and highest voltage allowed for LS1088ARDB */
218 #define VDD_MV_MIN 819
219 #define VDD_MV_MAX 1212
221 #define CONFIG_VOL_MONITOR_LTC3882_SET
222 #define CONFIG_VOL_MONITOR_LTC3882_READ
224 /* PM Bus commands code for LTC3882*/
225 #define PMBUS_CMD_PAGE 0x0
226 #define PMBUS_CMD_READ_VOUT 0x8B
227 #define PMBUS_CMD_PAGE_PLUS_WRITE 0x05
228 #define PMBUS_CMD_VOUT_COMMAND 0x21
230 #define PWM_CHANNEL0 0x0
233 * I2C bus multiplexer
235 #define I2C_MUX_PCA_ADDR_PRI 0x77
236 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
237 #define I2C_RETIMER_ADDR 0x18
238 #define I2C_MUX_CH_DEFAULT 0x8
239 #define I2C_MUX_CH5 0xD
246 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
250 #define CONFIG_ID_EEPROM
251 #define CONFIG_SYS_I2C_EEPROM_NXID
252 #define CONFIG_SYS_EEPROM_BUS_NUM 0
253 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
254 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
255 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
256 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
258 #ifdef CONFIG_SPL_BUILD
259 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
261 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
264 #define CONFIG_FSL_MEMAC
267 /* Initial environment variables */
268 #ifdef CONFIG_TFABOOT
269 #define QSPI_MC_INIT_CMD \
270 "sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
271 "sf read 0x80100000 0xE00000 0x100000;" \
272 "env exists secureboot && " \
273 "sf read 0x80640000 0x640000 0x40000 && " \
274 "sf read 0x80680000 0x680000 0x40000 && " \
275 "esbc_validate 0x80640000 && " \
276 "esbc_validate 0x80680000 ;" \
277 "fsl_mc start mc 0x80000000 0x80100000\0"
278 #define SD_MC_INIT_CMD \
279 "mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
280 "mmc read 0x80100000 0x7000 0x800;" \
281 "env exists secureboot && " \
282 "mmc read 0x80640000 0x3200 0x20 && " \
283 "mmc read 0x80680000 0x3400 0x20 && " \
284 "esbc_validate 0x80640000 && " \
285 "esbc_validate 0x80680000 ;" \
286 "fsl_mc start mc 0x80000000 0x80100000\0"
288 #if defined(CONFIG_QSPI_BOOT)
289 #define MC_INIT_CMD \
290 "mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
291 "sf read 0x80100000 0xE00000 0x100000;" \
292 "env exists secureboot && " \
293 "sf read 0x80640000 0x640000 0x40000 && " \
294 "sf read 0x80680000 0x680000 0x40000 && " \
295 "esbc_validate 0x80640000 && " \
296 "esbc_validate 0x80680000 ;" \
297 "fsl_mc start mc 0x80000000 0x80100000\0" \
298 "mcmemsize=0x70000000\0"
299 #elif defined(CONFIG_SD_BOOT)
300 #define MC_INIT_CMD \
301 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
302 "mmc read 0x80100000 0x7000 0x800;" \
303 "env exists secureboot && " \
304 "mmc read 0x80640000 0x3200 0x20 && " \
305 "mmc read 0x80680000 0x3400 0x20 && " \
306 "esbc_validate 0x80640000 && " \
307 "esbc_validate 0x80680000 ;" \
308 "fsl_mc start mc 0x80000000 0x80100000\0" \
309 "mcmemsize=0x70000000\0"
311 #endif /* CONFIG_TFABOOT */
313 #undef CONFIG_EXTRA_ENV_SETTINGS
314 #ifdef CONFIG_TFABOOT
315 #define CONFIG_EXTRA_ENV_SETTINGS \
316 "BOARD=ls1088ardb\0" \
317 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
318 "ramdisk_addr=0x800000\0" \
319 "ramdisk_size=0x2000000\0" \
320 "fdt_high=0xa0000000\0" \
321 "initrd_high=0xffffffffffffffff\0" \
322 "fdt_addr=0x64f00000\0" \
323 "kernel_addr=0x1000000\0" \
324 "kernel_addr_sd=0x8000\0" \
325 "kernelhdr_addr_sd=0x3000\0" \
326 "kernel_start=0x580100000\0" \
327 "kernelheader_start=0x580600000\0" \
328 "scriptaddr=0x80000000\0" \
329 "scripthdraddr=0x80080000\0" \
330 "fdtheader_addr_r=0x80100000\0" \
331 "kernelheader_addr=0x600000\0" \
332 "kernelheader_addr_r=0x80200000\0" \
333 "kernel_addr_r=0x81000000\0" \
334 "kernelheader_size=0x40000\0" \
335 "fdt_addr_r=0x90000000\0" \
336 "load_addr=0xa0000000\0" \
337 "kernel_size=0x2800000\0" \
338 "kernel_size_sd=0x14000\0" \
339 "kernelhdr_size_sd=0x20\0" \
341 "mcmemsize=0x70000000\0" \
343 "boot_scripts=ls1088ardb_boot.scr\0" \
344 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
345 "scan_dev_for_boot_part=" \
346 "part list ${devtype} ${devnum} devplist; " \
347 "env exists devplist || setenv devplist 1; " \
348 "for distro_bootpart in ${devplist}; do " \
349 "if fstype ${devtype} " \
350 "${devnum}:${distro_bootpart} " \
351 "bootfstype; then " \
352 "run scan_dev_for_boot; " \
356 "load ${devtype} ${devnum}:${distro_bootpart} " \
357 "${scriptaddr} ${prefix}${script}; " \
358 "env exists secureboot && load ${devtype} " \
359 "${devnum}:${distro_bootpart} " \
360 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
361 "env exists secureboot " \
362 "&& esbc_validate ${scripthdraddr};" \
363 "source ${scriptaddr}\0" \
364 "installer=load mmc 0:2 $load_addr " \
365 "/flex_installer_arm64.itb; " \
366 "env exists mcinitcmd && run mcinitcmd && " \
367 "mmc read 0x80001000 0x6800 0x800;" \
368 "fsl_mc lazyapply dpl 0x80001000;" \
369 "bootm $load_addr#ls1088ardb\0" \
370 "qspi_bootcmd=echo Trying load from qspi..;" \
371 "sf probe && sf read $load_addr " \
372 "$kernel_addr $kernel_size ; env exists secureboot " \
373 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
374 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
375 "bootm $load_addr#$BOARD\0" \
376 "sd_bootcmd=echo Trying load from sd card..;" \
377 "mmcinfo; mmc read $load_addr " \
378 "$kernel_addr_sd $kernel_size_sd ;" \
379 "env exists secureboot && mmc read $kernelheader_addr_r "\
380 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
381 " && esbc_validate ${kernelheader_addr_r};" \
382 "bootm $load_addr#$BOARD\0"
384 #define CONFIG_EXTRA_ENV_SETTINGS \
385 "BOARD=ls1088ardb\0" \
386 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
387 "ramdisk_addr=0x800000\0" \
388 "ramdisk_size=0x2000000\0" \
389 "fdt_high=0xa0000000\0" \
390 "initrd_high=0xffffffffffffffff\0" \
391 "fdt_addr=0x64f00000\0" \
392 "kernel_addr=0x1000000\0" \
393 "kernel_addr_sd=0x8000\0" \
394 "kernelhdr_addr_sd=0x3000\0" \
395 "kernel_start=0x580100000\0" \
396 "kernelheader_start=0x580800000\0" \
397 "scriptaddr=0x80000000\0" \
398 "scripthdraddr=0x80080000\0" \
399 "fdtheader_addr_r=0x80100000\0" \
400 "kernelheader_addr=0x600000\0" \
401 "kernelheader_addr_r=0x80200000\0" \
402 "kernel_addr_r=0x81000000\0" \
403 "kernelheader_size=0x40000\0" \
404 "fdt_addr_r=0x90000000\0" \
405 "load_addr=0xa0000000\0" \
406 "kernel_size=0x2800000\0" \
407 "kernel_size_sd=0x14000\0" \
408 "kernelhdr_size_sd=0x20\0" \
411 "boot_scripts=ls1088ardb_boot.scr\0" \
412 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
413 "scan_dev_for_boot_part=" \
414 "part list ${devtype} ${devnum} devplist; " \
415 "env exists devplist || setenv devplist 1; " \
416 "for distro_bootpart in ${devplist}; do " \
417 "if fstype ${devtype} " \
418 "${devnum}:${distro_bootpart} " \
419 "bootfstype; then " \
420 "run scan_dev_for_boot; " \
424 "load ${devtype} ${devnum}:${distro_bootpart} " \
425 "${scriptaddr} ${prefix}${script}; " \
426 "env exists secureboot && load ${devtype} " \
427 "${devnum}:${distro_bootpart} " \
428 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
429 "&& esbc_validate ${scripthdraddr};" \
430 "source ${scriptaddr}\0" \
431 "installer=load mmc 0:2 $load_addr " \
432 "/flex_installer_arm64.itb; " \
433 "env exists mcinitcmd && run mcinitcmd && " \
434 "mmc read 0x80001000 0x6800 0x800;" \
435 "fsl_mc lazyapply dpl 0x80001000;" \
436 "bootm $load_addr#ls1088ardb\0" \
437 "qspi_bootcmd=echo Trying load from qspi..;" \
438 "sf probe && sf read $load_addr " \
439 "$kernel_addr $kernel_size ; env exists secureboot " \
440 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
441 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
442 "bootm $load_addr#$BOARD\0" \
443 "sd_bootcmd=echo Trying load from sd card..;" \
444 "mmcinfo; mmc read $load_addr " \
445 "$kernel_addr_sd $kernel_size_sd ;" \
446 "env exists secureboot && mmc read $kernelheader_addr_r "\
447 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
448 " && esbc_validate ${kernelheader_addr_r};" \
449 "bootm $load_addr#$BOARD\0"
450 #endif /* CONFIG_TFABOOT */
452 #undef CONFIG_BOOTCOMMAND
453 #ifdef CONFIG_TFABOOT
454 #define QSPI_NOR_BOOTCOMMAND \
455 "sf read 0x80001000 0xd00000 0x100000;" \
456 "env exists mcinitcmd && env exists secureboot " \
457 " && sf read 0x806C0000 0x6C0000 0x100000 " \
458 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
459 "&& fsl_mc lazyapply dpl 0x80001000;" \
460 "run distro_bootcmd;run qspi_bootcmd;" \
461 "env exists secureboot && esbc_halt;"
462 #define SD_BOOTCOMMAND \
463 "env exists mcinitcmd && mmcinfo; " \
464 "mmc read 0x80001000 0x6800 0x800; " \
465 "env exists mcinitcmd && env exists secureboot " \
466 " && mmc read 0x806C0000 0x3600 0x20 " \
467 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
468 "&& fsl_mc lazyapply dpl 0x80001000;" \
469 "run distro_bootcmd;run sd_bootcmd;" \
470 "env exists secureboot && esbc_halt;"
472 #if defined(CONFIG_QSPI_BOOT)
473 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
474 #define CONFIG_BOOTCOMMAND \
475 "sf read 0x80001000 0xd00000 0x100000;" \
476 "env exists mcinitcmd && env exists secureboot " \
477 " && sf read 0x806C0000 0x6C0000 0x100000 " \
478 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
479 "&& fsl_mc lazyapply dpl 0x80001000;" \
480 "run distro_bootcmd;run qspi_bootcmd;" \
481 "env exists secureboot && esbc_halt;"
483 /* Try to boot an on-SD kernel first, then do normal distro boot */
484 #elif defined(CONFIG_SD_BOOT)
485 #define CONFIG_BOOTCOMMAND \
486 "env exists mcinitcmd && mmcinfo; " \
487 "mmc read 0x80001000 0x6800 0x800; " \
488 "env exists mcinitcmd && env exists secureboot " \
489 " && mmc read 0x806C0000 0x3600 0x20 " \
490 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
491 "&& fsl_mc lazyapply dpl 0x80001000;" \
492 "run distro_bootcmd;run sd_bootcmd;" \
493 "env exists secureboot && esbc_halt;"
495 #endif /* CONFIG_TFABOOT */
497 /* MAC/PHY configuration */
498 #ifdef CONFIG_FSL_MC_ENET
499 #define AQ_PHY_ADDR1 0x00
500 #define AQR105_IRQ_MASK 0x00000004
502 #define QSGMII1_PORT1_PHY_ADDR 0x0c
503 #define QSGMII1_PORT2_PHY_ADDR 0x0d
504 #define QSGMII1_PORT3_PHY_ADDR 0x0e
505 #define QSGMII1_PORT4_PHY_ADDR 0x0f
506 #define QSGMII2_PORT1_PHY_ADDR 0x1c
507 #define QSGMII2_PORT2_PHY_ADDR 0x1d
508 #define QSGMII2_PORT3_PHY_ADDR 0x1e
509 #define QSGMII2_PORT4_PHY_ADDR 0x1f
511 #define CONFIG_ETHPRIME "DPMAC1@xgmii"
512 #define CONFIG_PHY_GIGE
518 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
523 #define BOOT_TARGET_DEVICES(func) \
526 func(SCSI, scsi, 0) \
528 #include <config_distro_bootcmd.h>
531 #include <asm/fsl_secure_boot.h>
533 #endif /* __LS1088A_RDB_H */