Convert CONFIG_SYS_NAND_ONFI_DETECTION to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1088aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2020-2021 NXP
4  */
5
6 #ifndef __LS1088A_QDS_H
7 #define __LS1088A_QDS_H
8
9 #include "ls1088a_common.h"
10
11
12 #ifndef __ASSEMBLY__
13 unsigned long get_board_sys_clk(void);
14 #endif
15
16 #ifdef CONFIG_TFABOOT
17 #define CONFIG_MISC_INIT_R
18 #endif
19
20 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
21 #define CONFIG_QIXIS_I2C_ACCESS
22 #define SYS_NO_FLASH
23
24 #define CONFIG_SYS_CLK_FREQ             100000000
25 #else
26 #define CONFIG_QIXIS_I2C_ACCESS
27 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
28 #endif
29
30 #define COUNTER_FREQUENCY_REAL          (CONFIG_SYS_CLK_FREQ/4)
31 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
32
33 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
34
35 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
36 #define SPD_EEPROM_ADDRESS              0x51
37 #define CONFIG_SYS_SPD_BUS_NUM          0
38
39
40 /*
41  * IFC Definitions
42  */
43 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
44 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
45 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
46 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
47
48 #define CONFIG_SYS_NOR0_CSPR                                    \
49         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
50         CSPR_PORT_SIZE_16                                       | \
51         CSPR_MSEL_NOR                                           | \
52         CSPR_V)
53 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
54         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
55         CSPR_PORT_SIZE_16                                       | \
56         CSPR_MSEL_NOR                                           | \
57         CSPR_V)
58 #define CONFIG_SYS_NOR1_CSPR                                    \
59         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS)            | \
60         CSPR_PORT_SIZE_16                                       | \
61         CSPR_MSEL_NOR                                           | \
62         CSPR_V)
63 #define CONFIG_SYS_NOR1_CSPR_EARLY                              \
64         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY)      | \
65         CSPR_PORT_SIZE_16                                       | \
66         CSPR_MSEL_NOR                                           | \
67         CSPR_V)
68 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
69 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
70                                 FTIM0_NOR_TEADC(0x5) | \
71                                 FTIM0_NOR_TAVDS(0x6) | \
72                                 FTIM0_NOR_TEAHC(0x5))
73 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
74                                 FTIM1_NOR_TRAD_NOR(0x1a) | \
75                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
76 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x8) | \
77                                 FTIM2_NOR_TCH(0x8) | \
78                                 FTIM2_NOR_TWPH(0xe) | \
79                                 FTIM2_NOR_TWP(0x1c))
80 #define CONFIG_SYS_NOR_FTIM3    0x04000000
81 #define CONFIG_SYS_IFC_CCR      0x01000000
82
83 #ifndef SYS_NO_FLASH
84 #define CONFIG_SYS_FLASH_QUIET_TEST
85 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
86
87 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
88 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
89 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
90 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
91
92 #define CONFIG_SYS_FLASH_EMPTY_INFO
93 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
94                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
95 #endif
96 #endif
97
98 #define CONFIG_NAND_FSL_IFC
99 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
100 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
101
102 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
103 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
104                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
105                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
106                                 | CSPR_V)
107 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
108
109 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
110                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
111                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
112                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
113                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
114                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
115                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
116
117 /* ONFI NAND Flash mode0 Timing Params */
118 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
119                                         FTIM0_NAND_TWP(0x18)   | \
120                                         FTIM0_NAND_TWCHT(0x07) | \
121                                         FTIM0_NAND_TWH(0x0a))
122 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
123                                         FTIM1_NAND_TWBE(0x39)  | \
124                                         FTIM1_NAND_TRR(0x0e)   | \
125                                         FTIM1_NAND_TRP(0x18))
126 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
127                                         FTIM2_NAND_TREH(0x0a) | \
128                                         FTIM2_NAND_TWHRE(0x1e))
129 #define CONFIG_SYS_NAND_FTIM3           0x0
130
131 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
132 #define CONFIG_SYS_MAX_NAND_DEVICE      1
133 #define CONFIG_MTD_NAND_VERIFY_WRITE
134
135 #define CONFIG_FSL_QIXIS
136 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
137 #define QIXIS_LBMAP_SWITCH              6
138 #define QIXIS_QMAP_MASK                 0xe0
139 #define QIXIS_QMAP_SHIFT                5
140 #define QIXIS_LBMAP_MASK                0x0f
141 #define QIXIS_LBMAP_SHIFT               0
142 #define QIXIS_LBMAP_DFLTBANK            0x0e
143 #define QIXIS_LBMAP_ALTBANK             0x2e
144 #define QIXIS_LBMAP_SD                  0x00
145 #define QIXIS_LBMAP_EMMC                0x00
146 #define QIXIS_LBMAP_IFC                 0x00
147 #define QIXIS_LBMAP_SD_QSPI             0x0e
148 #define QIXIS_LBMAP_QSPI                0x0e
149 #define QIXIS_RCW_SRC_IFC               0x25
150 #define QIXIS_RCW_SRC_SD                0x40
151 #define QIXIS_RCW_SRC_EMMC              0x41
152 #define QIXIS_RCW_SRC_QSPI              0x62
153 #define QIXIS_RST_CTL_RESET             0x41
154 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
155 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
156 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
157 #define QIXIS_RST_FORCE_MEM             0x01
158 #define QIXIS_STAT_PRES1                0xb
159 #define QIXIS_SDID_MASK                 0x07
160 #define QIXIS_ESDHC_NO_ADAPTER          0x7
161
162 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
163 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
164                                         | CSPR_PORT_SIZE_8 \
165                                         | CSPR_MSEL_GPCM \
166                                         | CSPR_V)
167 #define SYS_FPGA_CSPR_FINAL     (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
168                                         | CSPR_PORT_SIZE_8 \
169                                         | CSPR_MSEL_GPCM \
170                                         | CSPR_V)
171
172 #define SYS_FPGA_AMASK          IFC_AMASK(64 * 1024)
173 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
174 #define CONFIG_SYS_FPGA_CSOR            CSOR_GPCM_ADM_SHIFT(0)
175 #else
176 #define CONFIG_SYS_FPGA_CSOR            CSOR_GPCM_ADM_SHIFT(12)
177 #endif
178 /* QIXIS Timing parameters*/
179 #define SYS_FPGA_CS_FTIM0       (FTIM0_GPCM_TACSE(0x0e) | \
180                                         FTIM0_GPCM_TEADC(0x0e) | \
181                                         FTIM0_GPCM_TEAHC(0x0e))
182 #define SYS_FPGA_CS_FTIM1       (FTIM1_GPCM_TACO(0xff) | \
183                                         FTIM1_GPCM_TRAD(0x3f))
184 #define SYS_FPGA_CS_FTIM2       (FTIM2_GPCM_TCS(0xf) | \
185                                         FTIM2_GPCM_TCH(0xf) | \
186                                         FTIM2_GPCM_TWP(0x3E))
187 #define SYS_FPGA_CS_FTIM3       0x0
188
189 #ifdef CONFIG_TFABOOT
190 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
191 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
192 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
193 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
194 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
195 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
196 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
197 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
198 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
199 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
200 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR_EARLY
201 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR1_CSPR
202 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK_EARLY
203 #define CONFIG_SYS_AMASK1_FINAL         CONFIG_SYS_NOR_AMASK
204 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
205 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
206 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
207 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
208 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
209 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
210 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
211 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
212 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
213 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
214 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
215 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
216 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
217 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
218 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
219 #define CONFIG_SYS_CSPR3_FINAL          SYS_FPGA_CSPR_FINAL
220 #define CONFIG_SYS_AMASK3               SYS_FPGA_AMASK
221 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
222 #define CONFIG_SYS_CS3_FTIM0            SYS_FPGA_CS_FTIM0
223 #define CONFIG_SYS_CS3_FTIM1            SYS_FPGA_CS_FTIM1
224 #define CONFIG_SYS_CS3_FTIM2            SYS_FPGA_CS_FTIM2
225 #define CONFIG_SYS_CS3_FTIM3            SYS_FPGA_CS_FTIM3
226 #else
227 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
228 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
229 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
230 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
231 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
232 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
233 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
234 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
235 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
236 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_FPGA_CSPR_EXT
237 #define CONFIG_SYS_CSPR2                CONFIG_SYS_FPGA_CSPR
238 #define CONFIG_SYS_CSPR2_FINAL          SYS_FPGA_CSPR_FINAL
239 #define CONFIG_SYS_AMASK2               SYS_FPGA_AMASK
240 #define CONFIG_SYS_CSOR2                CONFIG_SYS_FPGA_CSOR
241 #define CONFIG_SYS_CS2_FTIM0            SYS_FPGA_CS_FTIM0
242 #define CONFIG_SYS_CS2_FTIM1            SYS_FPGA_CS_FTIM1
243 #define CONFIG_SYS_CS2_FTIM2            SYS_FPGA_CS_FTIM2
244 #define CONFIG_SYS_CS2_FTIM3            SYS_FPGA_CS_FTIM3
245 #else
246 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
247 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
248 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
249 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
250 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
251 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
252 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
253 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
254 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
255 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
256 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR_EARLY
257 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR1_CSPR
258 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK_EARLY
259 #define CONFIG_SYS_AMASK1_FINAL         CONFIG_SYS_NOR_AMASK
260 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
261 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
262 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
263 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
264 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
265 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
266 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
267 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
268 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
269 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
270 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
271 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
272 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
273 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
274 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
275 #define CONFIG_SYS_CSPR3_FINAL          SYS_FPGA_CSPR_FINAL
276 #define CONFIG_SYS_AMASK3               SYS_FPGA_AMASK
277 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
278 #define CONFIG_SYS_CS3_FTIM0            SYS_FPGA_CS_FTIM0
279 #define CONFIG_SYS_CS3_FTIM1            SYS_FPGA_CS_FTIM1
280 #define CONFIG_SYS_CS3_FTIM2            SYS_FPGA_CS_FTIM2
281 #define CONFIG_SYS_CS3_FTIM3            SYS_FPGA_CS_FTIM3
282 #endif
283 #endif
284
285 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
286
287 /*
288  * I2C bus multiplexer
289  */
290 #define I2C_MUX_PCA_ADDR_PRI            0x77
291 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
292 #define I2C_RETIMER_ADDR                0x18
293 #define I2C_RETIMER_ADDR2               0x19
294 #define I2C_MUX_CH_DEFAULT              0x8
295 #define I2C_MUX_CH5                     0xD
296
297 #define I2C_MUX_CH_VOL_MONITOR          0xA
298
299 /* Voltage monitor on channel 2*/
300 #define I2C_VOL_MONITOR_ADDR           0x63
301 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
302 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
303 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
304 #define I2C_SVDD_MONITOR_ADDR           0x4F
305
306 #define CONFIG_VID_FLS_ENV              "ls1088aqds_vdd_mv"
307 #define CONFIG_VID
308
309 /* The lowest and highest voltage allowed for LS1088AQDS */
310 #define VDD_MV_MIN                      819
311 #define VDD_MV_MAX                      1212
312
313 #define CONFIG_VOL_MONITOR_LTC3882_SET
314 #define CONFIG_VOL_MONITOR_LTC3882_READ
315
316 #define PWM_CHANNEL0                    0x0
317
318 /*
319 * RTC configuration
320 */
321 #define RTC
322 #define CONFIG_SYS_I2C_RTC_ADDR         0x51  /* Channel 3*/
323
324 /* EEPROM */
325 #define CONFIG_SYS_I2C_EEPROM_NXID
326 #define CONFIG_SYS_EEPROM_BUS_NUM               0
327
328 #ifdef CONFIG_FSL_DSPI
329 #define CONFIG_SPI_FLASH_STMICRO
330 #define CONFIG_SPI_FLASH_SST
331 #define CONFIG_SPI_FLASH_EON
332 #if !defined(CONFIG_TFABOOT) && \
333         !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
334 #endif
335 #endif
336
337 #ifdef CONFIG_SPL_BUILD
338 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
339 #else
340 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
341 #endif
342
343 #define CONFIG_FSL_MEMAC
344
345 /*  MMC  */
346 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
347         QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
348
349 #define COMMON_ENV \
350         "kernelheader_addr_r=0x80200000\0"      \
351         "fdtheader_addr_r=0x80100000\0"         \
352         "kernel_addr_r=0x81000000\0"            \
353         "fdt_addr_r=0x90000000\0"               \
354         "load_addr=0xa0000000\0"
355
356 /* Initial environment variables */
357 #ifdef CONFIG_NXP_ESBC
358 #undef CONFIG_EXTRA_ENV_SETTINGS
359 #define CONFIG_EXTRA_ENV_SETTINGS               \
360         COMMON_ENV                              \
361         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
362         "loadaddr=0x90100000\0"                 \
363         "kernel_addr=0x100000\0"                \
364         "ramdisk_addr=0x800000\0"               \
365         "ramdisk_size=0x2000000\0"              \
366         "fdt_high=0xa0000000\0"                 \
367         "initrd_high=0xffffffffffffffff\0"      \
368         "kernel_start=0x1000000\0"              \
369         "kernel_load=0xa0000000\0"              \
370         "kernel_size=0x2800000\0"               \
371         "mcinitcmd=sf probe 0:0;sf read 0xa0a00000 0xa00000 0x200000;"  \
372         "sf read 0xa0640000 0x640000 0x4000; esbc_validate 0xa0640000;" \
373         "sf read 0xa0e00000 0xe00000 0x100000;" \
374         "sf read 0xa0680000 0x680000 0x4000;esbc_validate 0xa0680000;"  \
375         "fsl_mc start mc 0xa0a00000 0xa0e00000\0"                       \
376         "mcmemsize=0x70000000 \0"
377 #else /* if !(CONFIG_NXP_ESBC) */
378 #ifdef CONFIG_TFABOOT
379 #define QSPI_MC_INIT_CMD                                \
380         "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"    \
381         "sf read 0x80e00000 0xE00000 0x100000;" \
382         "fsl_mc start mc 0x80a00000 0x80e00000\0"
383 #define SD_MC_INIT_CMD                          \
384         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
385         "mmc read 0x80e00000 0x7000 0x800;" \
386         "fsl_mc start mc 0x80a00000 0x80e00000\0"
387 #define IFC_MC_INIT_CMD                         \
388         "fsl_mc start mc 0x580A00000 0x580E00000\0"
389
390 #undef CONFIG_EXTRA_ENV_SETTINGS
391 #define CONFIG_EXTRA_ENV_SETTINGS               \
392         COMMON_ENV                              \
393         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
394         "loadaddr=0x90100000\0"                 \
395         "kernel_addr=0x100000\0"                \
396         "kernel_addr_sd=0x800\0"                \
397         "ramdisk_addr=0x800000\0"               \
398         "ramdisk_size=0x2000000\0"              \
399         "fdt_high=0xa0000000\0"                 \
400         "initrd_high=0xffffffffffffffff\0"      \
401         "kernel_start=0x1000000\0"              \
402         "kernel_start_sd=0x8000\0"              \
403         "kernel_load=0xa0000000\0"              \
404         "kernel_size=0x2800000\0"               \
405         "kernel_size_sd=0x14000\0"               \
406         "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"  \
407         "sf read 0x80e00000 0xE00000 0x100000;" \
408         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
409         "mcmemsize=0x70000000 \0"               \
410         "BOARD=ls1088aqds\0" \
411         "scriptaddr=0x80000000\0"               \
412         "scripthdraddr=0x80080000\0"            \
413         BOOTENV                                 \
414         "boot_scripts=ls1088aqds_boot.scr\0"    \
415         "boot_script_hdr=hdr_ls1088aqds_bs.out\0"       \
416         "scan_dev_for_boot_part="               \
417                 "part list ${devtype} ${devnum} devplist; "     \
418                 "env exists devplist || setenv devplist 1; "    \
419                 "for distro_bootpart in ${devplist}; do "       \
420                         "if fstype ${devtype} "                 \
421                                 "${devnum}:${distro_bootpart} " \
422                                 "bootfstype; then "             \
423                                 "run scan_dev_for_boot; "       \
424                         "fi; "                                  \
425                 "done\0"                                        \
426         "boot_a_script="                                        \
427                 "load ${devtype} ${devnum}:${distro_bootpart} " \
428                 "${scriptaddr} ${prefix}${script}; "            \
429         "env exists secureboot && load ${devtype} "             \
430                 "${devnum}:${distro_bootpart} "                 \
431                 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
432                 "env exists secureboot "                        \
433                 "&& esbc_validate ${scripthdraddr};"            \
434                 "source ${scriptaddr}\0"                        \
435         "qspi_bootcmd=echo Trying load from qspi..; " \
436                 "sf probe 0:0; " \
437                 "sf read 0x80001000 0xd00000 0x100000; " \
438                 "fsl_mc lazyapply dpl 0x80001000 && " \
439                 "sf read $kernel_load $kernel_start " \
440                 "$kernel_size && bootm $kernel_load#$BOARD\0" \
441         "sd_bootcmd=echo Trying load from sd card..; " \
442                 "mmcinfo;mmc read 0x80001000 0x6800 0x800; "\
443                 "fsl_mc lazyapply dpl 0x80001000 && " \
444                 "mmc read $kernel_load $kernel_start_sd " \
445                 "$kernel_size_sd && bootm $kernel_load#$BOARD\0" \
446         "nor_bootcmd=echo Trying load from nor..; " \
447                 "fsl_mc lazyapply dpl 0x580d00000 && " \
448                 "cp.b $kernel_start $kernel_load " \
449                 "$kernel_size && bootm $kernel_load#$BOARD\0"
450 #else
451 #if defined(CONFIG_QSPI_BOOT)
452 #undef CONFIG_EXTRA_ENV_SETTINGS
453 #define CONFIG_EXTRA_ENV_SETTINGS               \
454         COMMON_ENV                              \
455         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
456         "loadaddr=0x90100000\0"                 \
457         "kernel_addr=0x100000\0"                \
458         "ramdisk_addr=0x800000\0"               \
459         "ramdisk_size=0x2000000\0"              \
460         "fdt_high=0xa0000000\0"                 \
461         "initrd_high=0xffffffffffffffff\0"      \
462         "kernel_start=0x1000000\0"              \
463         "kernel_load=0xa0000000\0"              \
464         "kernel_size=0x2800000\0"               \
465         "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"  \
466         "sf read 0x80e00000 0xE00000 0x100000;" \
467         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
468         "mcmemsize=0x70000000 \0"
469 #elif defined(CONFIG_SD_BOOT)
470 #undef CONFIG_EXTRA_ENV_SETTINGS
471 #define CONFIG_EXTRA_ENV_SETTINGS               \
472         COMMON_ENV                              \
473         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
474         "loadaddr=0x90100000\0"                 \
475         "kernel_addr=0x800\0"                \
476         "ramdisk_addr=0x800000\0"               \
477         "ramdisk_size=0x2000000\0"              \
478         "fdt_high=0xa0000000\0"                 \
479         "initrd_high=0xffffffffffffffff\0"      \
480         "kernel_start=0x8000\0"              \
481         "kernel_load=0xa0000000\0"              \
482         "kernel_size=0x14000\0"               \
483         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
484         "mmc read 0x80e00000 0x7000 0x800;" \
485         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
486         "mcmemsize=0x70000000 \0"
487 #else   /* NOR BOOT */
488 #undef CONFIG_EXTRA_ENV_SETTINGS
489 #define CONFIG_EXTRA_ENV_SETTINGS               \
490         COMMON_ENV                              \
491         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
492         "loadaddr=0x90100000\0"                 \
493         "kernel_addr=0x100000\0"                \
494         "ramdisk_addr=0x800000\0"               \
495         "ramdisk_size=0x2000000\0"              \
496         "fdt_high=0xa0000000\0"                 \
497         "initrd_high=0xffffffffffffffff\0"      \
498         "kernel_start=0x1000000\0"              \
499         "kernel_load=0xa0000000\0"              \
500         "kernel_size=0x2800000\0"               \
501         "mcinitcmd=fsl_mc start mc 0x580A00000 0x580E00000\0"   \
502         "mcmemsize=0x70000000 \0"
503 #endif
504 #endif /* CONFIG_TFABOOT */
505 #endif /* CONFIG_NXP_ESBC */
506
507 #ifdef CONFIG_TFABOOT
508 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
509                            "env exists secureboot && esbc_halt;;"
510 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
511                            "env exists secureboot && esbc_halt;;"
512 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "   \
513                            "env exists secureboot && esbc_halt;;"
514 #endif
515
516 #ifdef CONFIG_FSL_MC_ENET
517 #define CONFIG_FSL_MEMAC
518 #define RGMII_PHY1_ADDR         0x1
519 #define RGMII_PHY2_ADDR         0x2
520 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
521 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
522 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
523 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
524
525 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
526 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
527 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
528 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
529 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
530 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
531 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
532 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
533 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
534 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
535 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
536 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
537 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
538 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
539 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
540 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
541
542 #define CONFIG_ETHPRIME         "DPMAC1@xgmii"
543 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
544
545 #endif
546
547 #define BOOT_TARGET_DEVICES(func) \
548         func(USB, usb, 0) \
549         func(MMC, mmc, 0) \
550         func(SCSI, scsi, 0) \
551         func(DHCP, dhcp, na)
552 #include <config_distro_bootcmd.h>
553
554 #include <asm/fsl_secure_boot.h>
555
556 #endif /* __LS1088A_QDS_H */