1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2017-2018 NXP
6 #ifndef __LS1088_COMMON_H
7 #define __LS1088_COMMON_H
10 #ifdef CONFIG_SPL_BUILD
11 #define SPL_NO_BOARDINFO
20 #undef CONFIG_DISPLAY_CPUINFO
23 #include <asm/arch/stream_id_lsch3.h>
24 #include <asm/arch/config.h>
25 #include <asm/arch/soc.h>
27 #define LS1088ARDB_PB_BOARD 0x4A
28 /* Link Definitions */
30 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
32 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
35 /* Link Definitions */
36 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
38 #define CONFIG_VERY_BIG_RAM
39 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
40 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
41 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
42 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
43 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
47 #define CPU_RELEASE_ADDR secondary_boot_addr
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_REG_SIZE 1
57 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
60 * During booting, IFC is mapped at the region of 0x30000000.
61 * But this region is limited to 256MB. To accommodate NOR, promjet
62 * and FPGA. This region is divided as below:
63 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
64 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
65 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
67 * To accommodate bigger NOR flash and other devices, we will map IFC
68 * chip selects to as below:
69 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
70 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
71 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
72 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
73 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
75 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
76 * CONFIG_SYS_FLASH_BASE has the final address (core view)
77 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
78 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
79 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
82 #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
83 #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
84 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
86 #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
87 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
90 unsigned long long get_qixis_addr(void);
93 #define QIXIS_BASE get_qixis_addr()
94 #define QIXIS_BASE_PHYS 0x20000000
95 #define QIXIS_BASE_PHYS_EARLY 0xC000000
98 #define CONFIG_SYS_NAND_BASE 0x530000000ULL
99 #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
103 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
104 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
105 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
106 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
107 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
108 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
109 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
111 /* Define phy_reset function to boot the MC based on mcinitcmd.
112 * This happens late enough to properly fixup u-boot env MAC addresses.
114 #define CONFIG_RESET_PHY_R
117 * Carve out a DDR region which will not be used by u-boot/Linux
119 * It will be used by MC and Debug Server. The MC region must be
120 * 512MB aligned, so the min size to hide is 512MB.
123 #if defined(CONFIG_FSL_MC_ENET)
124 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
127 /* Miscellaneous configurable options */
131 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
134 /* Physical Memory Map */
136 #define CONFIG_HWCONFIG
137 #define HWCONFIG_BUFFER_SIZE 128
139 /* #define CONFIG_DISPLAY_CPUINFO */
142 /* Initial environment variables */
143 #define CONFIG_EXTRA_ENV_SETTINGS \
144 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
145 "loadaddr=0x80100000\0" \
146 "kernel_addr=0x100000\0" \
147 "ramdisk_addr=0x800000\0" \
148 "ramdisk_size=0x2000000\0" \
149 "fdt_high=0xa0000000\0" \
150 "initrd_high=0xffffffffffffffff\0" \
151 "kernel_start=0x581000000\0" \
152 "kernel_load=0xa0000000\0" \
153 "kernel_size=0x2800000\0" \
154 "console=ttyAMA0,38400n8\0" \
155 "mcinitcmd=fsl_mc start mc 0x580a00000" \
159 /* Monitor Command Prompt */
160 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
161 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
162 sizeof(CONFIG_SYS_PROMPT) + 16)
163 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
164 #define CONFIG_SYS_MAXARGS 64 /* max command args */
167 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
168 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
169 #define CONFIG_SPL_MAX_SIZE 0x16000
170 #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
171 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
173 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
174 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
176 #ifdef CONFIG_NXP_ESBC
177 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
179 * HDR would be appended at end of image and copied to DDR along
180 * with U-Boot image. Here u-boot max. size is 512K. So if binary
181 * size increases then increase this size in case of secure boot as
182 * it uses raw u-boot image instead of fit image.
184 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
186 #define CONFIG_SYS_MONITOR_LEN 0x100000
187 #endif /* ifdef CONFIG_NXP_ESBC */
190 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
192 #endif /* __LS1088_COMMON_H */