1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2017-2018 NXP
6 #ifndef __LS1088_COMMON_H
7 #define __LS1088_COMMON_H
10 #ifdef CONFIG_SPL_BUILD
11 #define SPL_NO_BOARDINFO
20 #undef CONFIG_DISPLAY_CPUINFO
23 #define CONFIG_REMAKE_ELF
25 #include <asm/arch/stream_id_lsch3.h>
26 #include <asm/arch/config.h>
27 #include <asm/arch/soc.h>
29 #define LS1088ARDB_PB_BOARD 0x4A
30 /* Link Definitions */
32 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
34 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37 /* Link Definitions */
39 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
41 #ifdef CONFIG_QSPI_BOOT
42 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
43 #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
44 #define CONFIG_ENV_ADDR (CONFIG_SYS_FSL_QSPI_BASE + \
49 #define CONFIG_SKIP_LOWLEVEL_INIT
51 #define CONFIG_VERY_BIG_RAM
52 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
53 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
54 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
55 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
56 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
60 #define CPU_RELEASE_ADDR secondary_boot_func
63 #define CONFIG_CMD_PCI
66 /* Size of malloc() pool */
67 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
70 #define CONFIG_SYS_I2C
73 #define CONFIG_SYS_NS16550_SERIAL
74 #define CONFIG_SYS_NS16550_REG_SIZE 1
75 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
77 #define CONFIG_BAUDRATE 115200
78 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
80 #if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
82 #define CONFIG_FSL_IFC
86 * During booting, IFC is mapped at the region of 0x30000000.
87 * But this region is limited to 256MB. To accommodate NOR, promjet
88 * and FPGA. This region is divided as below:
89 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
90 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
91 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
93 * To accommodate bigger NOR flash and other devices, we will map IFC
94 * chip selects to as below:
95 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
96 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
97 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
98 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
99 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
101 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
102 * CONFIG_SYS_FLASH_BASE has the final address (core view)
103 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
104 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
105 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
108 #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
109 #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
110 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
112 #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
113 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
116 unsigned long long get_qixis_addr(void);
119 #define QIXIS_BASE get_qixis_addr()
120 #define QIXIS_BASE_PHYS 0x20000000
121 #define QIXIS_BASE_PHYS_EARLY 0xC000000
124 #define CONFIG_SYS_NAND_BASE 0x530000000ULL
125 #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
129 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
130 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
131 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
132 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
133 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
134 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
135 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
137 /* Define phy_reset function to boot the MC based on mcinitcmd.
138 * This happens late enough to properly fixup u-boot env MAC addresses.
140 #define CONFIG_RESET_PHY_R
143 * Carve out a DDR region which will not be used by u-boot/Linux
145 * It will be used by MC and Debug Server. The MC region must be
146 * 512MB aligned, so the min size to hide is 512MB.
149 #if defined(CONFIG_FSL_MC_ENET)
150 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
152 /* Command line configuration */
153 #define CONFIG_CMD_CACHE
155 /* Miscellaneous configurable options */
156 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
160 #define CONFIG_SCSI_AHCI_PLAT
161 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
163 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
164 #define CONFIG_SYS_SCSI_MAX_LUN 1
165 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
166 CONFIG_SYS_SCSI_MAX_LUN)
169 /* Physical Memory Map */
170 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
172 #define CONFIG_HWCONFIG
173 #define HWCONFIG_BUFFER_SIZE 128
175 /* #define CONFIG_DISPLAY_CPUINFO */
178 /* Allow to overwrite serial and ethaddr */
179 #define CONFIG_ENV_OVERWRITE
181 /* Initial environment variables */
182 #define CONFIG_EXTRA_ENV_SETTINGS \
183 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
184 "loadaddr=0x80100000\0" \
185 "kernel_addr=0x100000\0" \
186 "ramdisk_addr=0x800000\0" \
187 "ramdisk_size=0x2000000\0" \
188 "fdt_high=0xa0000000\0" \
189 "initrd_high=0xffffffffffffffff\0" \
190 "kernel_start=0x581000000\0" \
191 "kernel_load=0xa0000000\0" \
192 "kernel_size=0x2800000\0" \
193 "console=ttyAMA0,38400n8\0" \
194 "mcinitcmd=fsl_mc start mc 0x580a00000" \
197 #ifndef CONFIG_TFABOOT
198 #if defined(CONFIG_QSPI_BOOT)
199 #define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
200 "sf read 0x80001000 0xd00000 0x100000;"\
201 " fsl_mc lazyapply dpl 0x80001000 &&" \
202 " sf read $kernel_load $kernel_start" \
203 " $kernel_size && bootm $kernel_load"
204 #elif defined(CONFIG_SD_BOOT)
205 #define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
206 " fsl_mc lazyapply dpl 0x80001000 &&" \
207 " mmc read $kernel_load $kernel_start" \
208 " $kernel_size && bootm $kernel_load"
210 #define CONFIG_BOOTCOMMAND "fsl_mc lazyapply dpl 0x580d00000 &&" \
211 " cp.b $kernel_start $kernel_load" \
212 " $kernel_size && bootm $kernel_load"
214 #endif /* CONFIG_TFABOOT */
217 /* Monitor Command Prompt */
218 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
219 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
220 sizeof(CONFIG_SYS_PROMPT) + 16)
221 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
222 #define CONFIG_SYS_MAXARGS 64 /* max command args */
225 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
226 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
227 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
228 #define CONFIG_SPL_MAX_SIZE 0x16000
229 #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
230 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
232 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
233 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
235 #ifdef CONFIG_SECURE_BOOT
236 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
238 * HDR would be appended at end of image and copied to DDR along
239 * with U-Boot image. Here u-boot max. size is 512K. So if binary
240 * size increases then increase this size in case of secure boot as
241 * it uses raw u-boot image instead of fit image.
243 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
245 #define CONFIG_SYS_MONITOR_LEN 0x100000
246 #endif /* ifdef CONFIG_SECURE_BOOT */
249 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
251 #endif /* __LS1088_COMMON_H */