fdd251abcd1ad0ae418a72537a991d9bb1d7bf73
[platform/kernel/u-boot.git] / include / configs / ls1046ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __LS1046ARDB_H__
8 #define __LS1046ARDB_H__
9
10 #include "ls1046a_common.h"
11
12 #define CONFIG_LAYERSCAPE_NS_ACCESS
13
14 /* Physical Memory Map */
15
16 #define SPD_EEPROM_ADDRESS              0x51
17
18 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
19
20 #if defined(CONFIG_QSPI_BOOT)
21 #define CONFIG_SYS_UBOOT_BASE           0x40100000
22 #endif
23
24 #define CONFIG_SYS_NAND_BASE            0x7e800000
25 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
26
27 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
28 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
29                                 | CSPR_PORT_SIZE_8      \
30                                 | CSPR_MSEL_NAND        \
31                                 | CSPR_V)
32 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
33 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
34                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
35                                 | CSOR_NAND_ECC_MODE_8  /* 8-bit ECC */ \
36                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
37                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
38                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
39                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
40
41 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
42                                         FTIM0_NAND_TWP(0x18)   | \
43                                         FTIM0_NAND_TWCHT(0x7) | \
44                                         FTIM0_NAND_TWH(0xa))
45 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
46                                         FTIM1_NAND_TWBE(0x39)  | \
47                                         FTIM1_NAND_TRR(0xe)   | \
48                                         FTIM1_NAND_TRP(0x18))
49 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
50                                         FTIM2_NAND_TREH(0xa) | \
51                                         FTIM2_NAND_TWHRE(0x1e))
52 #define CONFIG_SYS_NAND_FTIM3           0x0
53
54 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
55 #define CONFIG_SYS_MAX_NAND_DEVICE      1
56 #define CONFIG_MTD_NAND_VERIFY_WRITE
57
58 /*
59  * CPLD
60  */
61 #define CONFIG_SYS_CPLD_BASE            0x7fb00000
62 #define CPLD_BASE_PHYS                  CONFIG_SYS_CPLD_BASE
63
64 #define CONFIG_SYS_CPLD_CSPR_EXT        (0x0)
65 #define CONFIG_SYS_CPLD_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
66                                         CSPR_PORT_SIZE_8 | \
67                                         CSPR_MSEL_GPCM | \
68                                         CSPR_V)
69 #define CONFIG_SYS_CPLD_AMASK           IFC_AMASK(64 * 1024)
70 #define CONFIG_SYS_CPLD_CSOR            CSOR_NOR_ADM_SHIFT(16)
71
72 /* CPLD Timing parameters for IFC GPCM */
73 #define CONFIG_SYS_CPLD_FTIM0           (FTIM0_GPCM_TACSE(0x0e) | \
74                                         FTIM0_GPCM_TEADC(0x0e) | \
75                                         FTIM0_GPCM_TEAHC(0x0e))
76 #define CONFIG_SYS_CPLD_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
77                                         FTIM1_GPCM_TRAD(0x3f))
78 #define CONFIG_SYS_CPLD_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
79                                         FTIM2_GPCM_TCH(0xf) | \
80                                         FTIM2_GPCM_TWP(0x3E))
81 #define CONFIG_SYS_CPLD_FTIM3           0x0
82
83 /* IFC Timing Params */
84 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
85 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
86 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
87 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
88 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
89 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
90 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
91 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
92
93 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_CPLD_CSPR_EXT
94 #define CONFIG_SYS_CSPR2                CONFIG_SYS_CPLD_CSPR
95 #define CONFIG_SYS_AMASK2               CONFIG_SYS_CPLD_AMASK
96 #define CONFIG_SYS_CSOR2                CONFIG_SYS_CPLD_CSOR
97 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_CPLD_FTIM0
98 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_CPLD_FTIM1
99 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_CPLD_FTIM2
100 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_CPLD_FTIM3
101
102 /* EEPROM */
103 #define CONFIG_SYS_I2C_EEPROM_NXID
104 #define CONFIG_SYS_EEPROM_BUS_NUM               0
105 #define I2C_RETIMER_ADDR                        0x18
106
107 /* PMIC */
108
109 /*
110  * Environment
111  */
112 #define CONFIG_SYS_FSL_QSPI_BASE        0x40000000
113
114 #define AQR105_IRQ_MASK                 0x80000000
115 /* FMan */
116 #ifndef SPL_NO_FMAN
117 #ifdef CONFIG_SYS_DPAA_FMAN
118 #define RGMII_PHY1_ADDR                 0x1
119 #define RGMII_PHY2_ADDR                 0x2
120
121 #define SGMII_PHY1_ADDR                 0x3
122 #define SGMII_PHY2_ADDR                 0x4
123
124 #define FM1_10GEC1_PHY_ADDR             0x0
125
126 #define FDT_SEQ_MACADDR_FROM_ENV
127 #endif
128
129 #endif
130
131 #ifndef SPL_NO_MISC
132 #ifdef CONFIG_TFABOOT
133 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
134                            "env exists secureboot && esbc_halt;;"
135 #define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; "    \
136                            "env exists secureboot && esbc_halt;"
137 #endif
138 #endif
139
140 #include <asm/fsl_secure_boot.h>
141
142 #endif /* __LS1046ARDB_H__ */