Merge tag 'next-20220328' of https://source.denx.de/u-boot/custodians/u-boot-video...
[platform/kernel/u-boot.git] / include / configs / ls1046ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __LS1046ARDB_H__
8 #define __LS1046ARDB_H__
9
10 #include "ls1046a_common.h"
11
12 #define CONFIG_LAYERSCAPE_NS_ACCESS
13
14 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
15 /* Physical Memory Map */
16
17 #define SPD_EEPROM_ADDRESS              0x51
18 #define CONFIG_SYS_SPD_BUS_NUM          0
19
20 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
21
22 #if defined(CONFIG_QSPI_BOOT)
23 #define CONFIG_SYS_UBOOT_BASE           0x40100000
24 #define CONFIG_SYS_SPL_ARGS_ADDR        0x90000000
25 #endif
26
27 #define CONFIG_SYS_NAND_BASE            0x7e800000
28 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
29
30 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
31 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
32                                 | CSPR_PORT_SIZE_8      \
33                                 | CSPR_MSEL_NAND        \
34                                 | CSPR_V)
35 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
36 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
37                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
38                                 | CSOR_NAND_ECC_MODE_8  /* 8-bit ECC */ \
39                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
40                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
41                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
42                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
43
44 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
45                                         FTIM0_NAND_TWP(0x18)   | \
46                                         FTIM0_NAND_TWCHT(0x7) | \
47                                         FTIM0_NAND_TWH(0xa))
48 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
49                                         FTIM1_NAND_TWBE(0x39)  | \
50                                         FTIM1_NAND_TRR(0xe)   | \
51                                         FTIM1_NAND_TRP(0x18))
52 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
53                                         FTIM2_NAND_TREH(0xa) | \
54                                         FTIM2_NAND_TWHRE(0x1e))
55 #define CONFIG_SYS_NAND_FTIM3           0x0
56
57 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
58 #define CONFIG_SYS_MAX_NAND_DEVICE      1
59 #define CONFIG_MTD_NAND_VERIFY_WRITE
60
61 /*
62  * CPLD
63  */
64 #define CONFIG_SYS_CPLD_BASE            0x7fb00000
65 #define CPLD_BASE_PHYS                  CONFIG_SYS_CPLD_BASE
66
67 #define CONFIG_SYS_CPLD_CSPR_EXT        (0x0)
68 #define CONFIG_SYS_CPLD_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
69                                         CSPR_PORT_SIZE_8 | \
70                                         CSPR_MSEL_GPCM | \
71                                         CSPR_V)
72 #define CONFIG_SYS_CPLD_AMASK           IFC_AMASK(64 * 1024)
73 #define CONFIG_SYS_CPLD_CSOR            CSOR_NOR_ADM_SHIFT(16)
74
75 /* CPLD Timing parameters for IFC GPCM */
76 #define CONFIG_SYS_CPLD_FTIM0           (FTIM0_GPCM_TACSE(0x0e) | \
77                                         FTIM0_GPCM_TEADC(0x0e) | \
78                                         FTIM0_GPCM_TEAHC(0x0e))
79 #define CONFIG_SYS_CPLD_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
80                                         FTIM1_GPCM_TRAD(0x3f))
81 #define CONFIG_SYS_CPLD_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
82                                         FTIM2_GPCM_TCH(0xf) | \
83                                         FTIM2_GPCM_TWP(0x3E))
84 #define CONFIG_SYS_CPLD_FTIM3           0x0
85
86 /* IFC Timing Params */
87 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
88 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
89 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
90 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
91 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
92 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
93 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
94 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
95
96 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_CPLD_CSPR_EXT
97 #define CONFIG_SYS_CSPR2                CONFIG_SYS_CPLD_CSPR
98 #define CONFIG_SYS_AMASK2               CONFIG_SYS_CPLD_AMASK
99 #define CONFIG_SYS_CSOR2                CONFIG_SYS_CPLD_CSOR
100 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_CPLD_FTIM0
101 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_CPLD_FTIM1
102 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_CPLD_FTIM2
103 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_CPLD_FTIM3
104
105 /* EEPROM */
106 #define CONFIG_SYS_I2C_EEPROM_NXID
107 #define CONFIG_SYS_EEPROM_BUS_NUM               0
108 #define I2C_RETIMER_ADDR                        0x18
109
110 /* PMIC */
111
112 /*
113  * Environment
114  */
115 #define CONFIG_SYS_FSL_QSPI_BASE        0x40000000
116
117 #define AQR105_IRQ_MASK                 0x80000000
118 /* FMan */
119 #ifndef SPL_NO_FMAN
120 #ifdef CONFIG_SYS_DPAA_FMAN
121 #define RGMII_PHY1_ADDR                 0x1
122 #define RGMII_PHY2_ADDR                 0x2
123
124 #define SGMII_PHY1_ADDR                 0x3
125 #define SGMII_PHY2_ADDR                 0x4
126
127 #define FM1_10GEC1_PHY_ADDR             0x0
128
129 #define FDT_SEQ_MACADDR_FROM_ENV
130 #endif
131
132 #endif
133
134 #ifndef SPL_NO_MISC
135 #ifdef CONFIG_TFABOOT
136 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
137                            "env exists secureboot && esbc_halt;;"
138 #define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; "    \
139                            "env exists secureboot && esbc_halt;"
140 #endif
141 #endif
142
143 #include <asm/fsl_secure_boot.h>
144
145 #endif /* __LS1046ARDB_H__ */