Merge branch 'master' of git://git.denx.de/u-boot-socfpga
[platform/kernel/u-boot.git] / include / configs / ls1043ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2015 Freescale Semiconductor
4  */
5
6 #ifndef __LS1043ARDB_H__
7 #define __LS1043ARDB_H__
8
9 #include "ls1043a_common.h"
10
11 #define CONFIG_SYS_CLK_FREQ             100000000
12 #define CONFIG_DDR_CLK_FREQ             100000000
13
14 #define CONFIG_LAYERSCAPE_NS_ACCESS
15 #define CONFIG_MISC_INIT_R
16
17 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
18 /* Physical Memory Map */
19 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
20
21 #define CONFIG_SYS_SPD_BUS_NUM          0
22
23 #ifndef CONFIG_SPL
24 #define CONFIG_SYS_DDR_RAW_TIMING
25 #define CONFIG_FSL_DDR_INTERACTIVE      /* Interactive debugging */
26 #define CONFIG_FSL_DDR_BIST
27 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
28 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
29 #endif
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg
33 #endif
34
35 #ifdef CONFIG_NAND_BOOT
36 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg
37 #endif
38
39 #ifdef CONFIG_SD_BOOT
40 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_sd.cfg
41 #define CONFIG_CMD_SPL
42 #define CONFIG_SYS_SPL_ARGS_ADDR        0x90000000
43 #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x10000
44 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR   0x500
45 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS  30
46 #endif
47
48 /*
49  * NOR Flash Definitions
50  */
51 #define CONFIG_SYS_NOR_CSPR_EXT         (0x0)
52 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
53 #define CONFIG_SYS_NOR_CSPR                                     \
54         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
55         CSPR_PORT_SIZE_16                                       | \
56         CSPR_MSEL_NOR                                           | \
57         CSPR_V)
58
59 /* NOR Flash Timing Params */
60 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
61                                         CSOR_NOR_TRHZ_80)
62 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x1) | \
63                                         FTIM0_NOR_TEADC(0x1) | \
64                                         FTIM0_NOR_TAVDS(0x0) | \
65                                         FTIM0_NOR_TEAHC(0xc))
66 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x1c) | \
67                                         FTIM1_NOR_TRAD_NOR(0xb) | \
68                                         FTIM1_NOR_TSEQRAD_NOR(0x9))
69 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x1) | \
70                                         FTIM2_NOR_TCH(0x4) | \
71                                         FTIM2_NOR_TWPH(0x8) | \
72                                         FTIM2_NOR_TWP(0x10))
73 #define CONFIG_SYS_NOR_FTIM3            0
74 #define CONFIG_SYS_IFC_CCR              0x01000000
75
76 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
77 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
78 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
79 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
80
81 #define CONFIG_SYS_FLASH_EMPTY_INFO
82 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
83
84 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
85 #define CONFIG_SYS_WRITE_SWAPPED_DATA
86
87 /*
88  * NAND Flash Definitions
89  */
90 #ifndef SPL_NO_IFC
91 #define CONFIG_NAND_FSL_IFC
92 #endif
93
94 #define CONFIG_SYS_NAND_BASE            0x7e800000
95 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
96
97 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
98 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
99                                 | CSPR_PORT_SIZE_8      \
100                                 | CSPR_MSEL_NAND        \
101                                 | CSPR_V)
102 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
103 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
104                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
105                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
106                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
107                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
108                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
109                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
110
111 #define CONFIG_SYS_NAND_ONFI_DETECTION
112
113 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
114                                         FTIM0_NAND_TWP(0x18)   | \
115                                         FTIM0_NAND_TWCHT(0x7) | \
116                                         FTIM0_NAND_TWH(0xa))
117 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
118                                         FTIM1_NAND_TWBE(0x39)  | \
119                                         FTIM1_NAND_TRR(0xe)   | \
120                                         FTIM1_NAND_TRP(0x18))
121 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
122                                         FTIM2_NAND_TREH(0xa) | \
123                                         FTIM2_NAND_TWHRE(0x1e))
124 #define CONFIG_SYS_NAND_FTIM3           0x0
125
126 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
127 #define CONFIG_SYS_MAX_NAND_DEVICE      1
128 #define CONFIG_MTD_NAND_VERIFY_WRITE
129
130 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
131
132 #ifdef CONFIG_NAND_BOOT
133 #define CONFIG_SPL_PAD_TO               0x20000         /* block aligned */
134 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
135 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (1024 << 10)
136 #endif
137
138 /*
139  * CPLD
140  */
141 #define CONFIG_SYS_CPLD_BASE            0x7fb00000
142 #define CPLD_BASE_PHYS                  CONFIG_SYS_CPLD_BASE
143
144 #define CONFIG_SYS_CPLD_CSPR_EXT        (0x0)
145 #define CONFIG_SYS_CPLD_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
146                                         CSPR_PORT_SIZE_8 | \
147                                         CSPR_MSEL_GPCM | \
148                                         CSPR_V)
149 #define CONFIG_SYS_CPLD_AMASK           IFC_AMASK(64 * 1024)
150 #define CONFIG_SYS_CPLD_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
151                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
152                                         CSOR_NOR_TRHZ_80)
153
154 /* CPLD Timing parameters for IFC GPCM */
155 #define CONFIG_SYS_CPLD_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
156                                         FTIM0_GPCM_TEADC(0xf) | \
157                                         FTIM0_GPCM_TEAHC(0xf))
158 #define CONFIG_SYS_CPLD_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
159                                         FTIM1_GPCM_TRAD(0x3f))
160 #define CONFIG_SYS_CPLD_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
161                                         FTIM2_GPCM_TCH(0xf) | \
162                                         FTIM2_GPCM_TWP(0xff))
163 #define CONFIG_SYS_CPLD_FTIM3           0x0
164
165 /* IFC Timing Params */
166 #ifdef CONFIG_NAND_BOOT
167 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
168 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
169 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
170 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
171 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
172 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
173 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
174 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
175
176 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
177 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
178 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
179 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
180 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
181 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
182 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
183 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
184 #else
185 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
186 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
187 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
188 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
189 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
190 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
191 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
192 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
193
194 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
195 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
196 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
197 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
198 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
199 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
200 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
201 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
202 #endif
203
204 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_CPLD_CSPR_EXT
205 #define CONFIG_SYS_CSPR2                CONFIG_SYS_CPLD_CSPR
206 #define CONFIG_SYS_AMASK2               CONFIG_SYS_CPLD_AMASK
207 #define CONFIG_SYS_CSOR2                CONFIG_SYS_CPLD_CSOR
208 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_CPLD_FTIM0
209 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_CPLD_FTIM1
210 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_CPLD_FTIM2
211 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_CPLD_FTIM3
212
213 /* EEPROM */
214 #ifndef SPL_NO_EEPROM
215 #define CONFIG_ID_EEPROM
216 #define CONFIG_SYS_I2C_EEPROM_NXID
217 #define CONFIG_SYS_EEPROM_BUS_NUM               0
218 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
219 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
220 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
221 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
222 #endif
223
224 /*
225  * Environment
226  */
227 #ifndef SPL_NO_ENV
228 #define CONFIG_ENV_OVERWRITE
229 #endif
230
231 #if defined(CONFIG_NAND_BOOT)
232 #define CONFIG_ENV_SIZE                 0x2000
233 #define CONFIG_ENV_OFFSET               (24 * CONFIG_SYS_NAND_BLOCK_SIZE)
234 #elif defined(CONFIG_SD_BOOT)
235 #define CONFIG_ENV_OFFSET               (3 * 1024 * 1024)
236 #define CONFIG_SYS_MMC_ENV_DEV          0
237 #define CONFIG_ENV_SIZE                 0x2000
238 #else
239 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x300000)
240 #define CONFIG_ENV_SECT_SIZE            0x20000
241 #define CONFIG_ENV_SIZE                 0x20000
242 #endif
243
244 /* FMan */
245 #ifndef SPL_NO_FMAN
246 #define AQR105_IRQ_MASK                 0x40000000
247
248 #ifdef CONFIG_NET
249 #define CONFIG_PHY_VITESSE
250 #define CONFIG_PHY_REALTEK
251 #endif
252
253 #ifdef CONFIG_SYS_DPAA_FMAN
254 #define CONFIG_FMAN_ENET
255 #define CONFIG_PHYLIB_10G
256 #define CONFIG_PHY_AQUANTIA
257
258 #define RGMII_PHY1_ADDR                 0x1
259 #define RGMII_PHY2_ADDR                 0x2
260
261 #define QSGMII_PORT1_PHY_ADDR           0x4
262 #define QSGMII_PORT2_PHY_ADDR           0x5
263 #define QSGMII_PORT3_PHY_ADDR           0x6
264 #define QSGMII_PORT4_PHY_ADDR           0x7
265
266 #define FM1_10GEC1_PHY_ADDR             0x1
267
268 #define CONFIG_ETHPRIME                 "FM1@DTSEC3"
269 #endif
270 #endif
271
272 /* QE */
273 #ifndef SPL_NO_QE
274 #if !defined(CONFIG_NAND_BOOT) && !defined(CONFIG_QSPI_BOOT)
275 #define CONFIG_U_QE
276 #endif
277 #endif
278
279 /* SATA */
280 #ifndef SPL_NO_SATA
281 #ifndef CONFIG_CMD_EXT2
282 #define CONFIG_CMD_EXT2
283 #endif
284 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             2
285 #define CONFIG_SYS_SCSI_MAX_LUN                 2
286 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
287                                                 CONFIG_SYS_SCSI_MAX_LUN)
288 #define SCSI_VEND_ID 0x1b4b
289 #define SCSI_DEV_ID  0x9170
290 #define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
291 #endif
292
293 #include <asm/fsl_secure_boot.h>
294
295 #endif /* __LS1043ARDB_H__ */