board: freescale: p1_p2_rdb_pc: Remove mapping for TDM-PMC card
[platform/kernel/u-boot.git] / include / configs / ls1043ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2015 Freescale Semiconductor
4  */
5
6 #ifndef __LS1043ARDB_H__
7 #define __LS1043ARDB_H__
8
9 #include "ls1043a_common.h"
10
11 #define CONFIG_LAYERSCAPE_NS_ACCESS
12
13 /* Physical Memory Map */
14
15 #define CONFIG_SYS_SPD_BUS_NUM          0
16
17 #ifndef CONFIG_SPL
18 #define CONFIG_SYS_DDR_RAW_TIMING
19 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
20 #endif
21
22 /*
23  * NOR Flash Definitions
24  */
25 #define CONFIG_SYS_NOR_CSPR_EXT         (0x0)
26 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
27 #define CONFIG_SYS_NOR_CSPR                                     \
28         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
29         CSPR_PORT_SIZE_16                                       | \
30         CSPR_MSEL_NOR                                           | \
31         CSPR_V)
32
33 /* NOR Flash Timing Params */
34 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
35                                         CSOR_NOR_TRHZ_80)
36 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x1) | \
37                                         FTIM0_NOR_TEADC(0x1) | \
38                                         FTIM0_NOR_TAVDS(0x0) | \
39                                         FTIM0_NOR_TEAHC(0xc))
40 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x1c) | \
41                                         FTIM1_NOR_TRAD_NOR(0xb) | \
42                                         FTIM1_NOR_TSEQRAD_NOR(0x9))
43 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x1) | \
44                                         FTIM2_NOR_TCH(0x4) | \
45                                         FTIM2_NOR_TWPH(0x8) | \
46                                         FTIM2_NOR_TWP(0x10))
47 #define CONFIG_SYS_NOR_FTIM3            0
48 #define CONFIG_SYS_IFC_CCR              0x01000000
49
50 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
51 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
52 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
53
54 #define CONFIG_SYS_FLASH_EMPTY_INFO
55 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
56
57 #define CONFIG_SYS_WRITE_SWAPPED_DATA
58
59 /*
60  * NAND Flash Definitions
61  */
62
63 #define CONFIG_SYS_NAND_BASE            0x7e800000
64 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
65
66 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
67 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
68                                 | CSPR_PORT_SIZE_8      \
69                                 | CSPR_MSEL_NAND        \
70                                 | CSPR_V)
71 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
72 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
73                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
74                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
75                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
76                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
77                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
78                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
79
80 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
81                                         FTIM0_NAND_TWP(0x18)   | \
82                                         FTIM0_NAND_TWCHT(0x7) | \
83                                         FTIM0_NAND_TWH(0xa))
84 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
85                                         FTIM1_NAND_TWBE(0x39)  | \
86                                         FTIM1_NAND_TRR(0xe)   | \
87                                         FTIM1_NAND_TRP(0x18))
88 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
89                                         FTIM2_NAND_TREH(0xa) | \
90                                         FTIM2_NAND_TWHRE(0x1e))
91 #define CONFIG_SYS_NAND_FTIM3           0x0
92
93 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
94 #define CONFIG_SYS_MAX_NAND_DEVICE      1
95 #define CONFIG_MTD_NAND_VERIFY_WRITE
96
97 #ifdef CONFIG_NAND_BOOT
98 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (1024 << 10)
99 #endif
100
101 /*
102  * CPLD
103  */
104 #define CONFIG_SYS_CPLD_BASE            0x7fb00000
105 #define CPLD_BASE_PHYS                  CONFIG_SYS_CPLD_BASE
106
107 #define CONFIG_SYS_CPLD_CSPR_EXT        (0x0)
108 #define CONFIG_SYS_CPLD_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
109                                         CSPR_PORT_SIZE_8 | \
110                                         CSPR_MSEL_GPCM | \
111                                         CSPR_V)
112 #define CONFIG_SYS_CPLD_AMASK           IFC_AMASK(64 * 1024)
113 #define CONFIG_SYS_CPLD_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
114                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
115                                         CSOR_NOR_TRHZ_80)
116
117 /* CPLD Timing parameters for IFC GPCM */
118 #define CONFIG_SYS_CPLD_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
119                                         FTIM0_GPCM_TEADC(0xf) | \
120                                         FTIM0_GPCM_TEAHC(0xf))
121 #define CONFIG_SYS_CPLD_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
122                                         FTIM1_GPCM_TRAD(0x3f))
123 #define CONFIG_SYS_CPLD_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
124                                         FTIM2_GPCM_TCH(0xf) | \
125                                         FTIM2_GPCM_TWP(0xff))
126 #define CONFIG_SYS_CPLD_FTIM3           0x0
127
128 /* IFC Timing Params */
129 #ifdef CONFIG_TFABOOT
130 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
131 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
132 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
133 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
134 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
135 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
136 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
137 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
138
139 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
140 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
141 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
142 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
143 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
144 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
145 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
146 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
147 #else
148 #ifdef CONFIG_NAND_BOOT
149 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
150 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
151 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
152 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
153 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
154 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
155 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
156 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
157
158 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
159 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
160 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
161 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
162 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
163 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
164 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
165 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
166 #else
167 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
168 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
169 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
170 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
171 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
172 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
173 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
174 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
175
176 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
177 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
178 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
179 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
180 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
181 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
182 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
183 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
184 #endif
185 #endif
186
187 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_CPLD_CSPR_EXT
188 #define CONFIG_SYS_CSPR2                CONFIG_SYS_CPLD_CSPR
189 #define CONFIG_SYS_AMASK2               CONFIG_SYS_CPLD_AMASK
190 #define CONFIG_SYS_CSOR2                CONFIG_SYS_CPLD_CSOR
191 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_CPLD_FTIM0
192 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_CPLD_FTIM1
193 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_CPLD_FTIM2
194 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_CPLD_FTIM3
195
196 /* EEPROM */
197 #ifndef SPL_NO_EEPROM
198 #define CONFIG_SYS_I2C_EEPROM_NXID
199 #define CONFIG_SYS_EEPROM_BUS_NUM               0
200 #endif
201
202 /*
203  * Environment
204  */
205
206 /* FMan */
207 #ifndef SPL_NO_FMAN
208 #define AQR105_IRQ_MASK                 0x40000000
209
210 #ifdef CONFIG_SYS_DPAA_FMAN
211 #define RGMII_PHY1_ADDR                 0x1
212 #define RGMII_PHY2_ADDR                 0x2
213
214 #define QSGMII_PORT1_PHY_ADDR           0x4
215 #define QSGMII_PORT2_PHY_ADDR           0x5
216 #define QSGMII_PORT3_PHY_ADDR           0x6
217 #define QSGMII_PORT4_PHY_ADDR           0x7
218
219 #define FM1_10GEC1_PHY_ADDR             0x1
220 #endif
221 #endif
222
223 /* SATA */
224 #ifndef SPL_NO_SATA
225 #define SCSI_VEND_ID 0x1b4b
226 #define SCSI_DEV_ID  0x9170
227 #define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
228 #endif
229
230 #include <asm/fsl_secure_boot.h>
231
232 #endif /* __LS1043ARDB_H__ */