1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2015 Freescale Semiconductor, Inc.
6 #ifndef __LS1043AQDS_H__
7 #define __LS1043AQDS_H__
9 #include "ls1043a_common.h"
12 unsigned long get_board_sys_clk(void);
13 unsigned long get_board_ddr_clk(void);
16 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
17 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
19 #define CONFIG_SKIP_LOWLEVEL_INIT
21 #define CONFIG_LAYERSCAPE_NS_ACCESS
23 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
24 /* Physical Memory Map */
25 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
27 #define CONFIG_DDR_SPD
28 #define SPD_EEPROM_ADDRESS 0x51
29 #define CONFIG_SYS_SPD_BUS_NUM 0
31 #define CONFIG_DDR_ECC
33 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
34 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
37 #ifdef CONFIG_SYS_DPAA_FMAN
38 #define RGMII_PHY1_ADDR 0x1
39 #define RGMII_PHY2_ADDR 0x2
40 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
41 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
42 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
43 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
44 /* PHY address on QSGMII riser card on slot 1 */
45 #define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
46 #define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
47 #define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
48 #define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
49 /* PHY address on QSGMII riser card on slot 2 */
50 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
51 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
52 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
53 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
56 #ifdef CONFIG_RAMBOOT_PBL
57 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043aqds/ls1043aqds_pbi.cfg
60 #ifdef CONFIG_NAND_BOOT
61 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_nand.cfg
65 #ifdef CONFIG_SD_BOOT_QSPI
66 #define CONFIG_SYS_FSL_PBL_RCW \
67 board/freescale/ls1043aqds/ls1043aqds_rcw_sd_qspi.cfg
69 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_sd_ifc.cfg
75 #define CONFIG_LPUART_32B_REG
79 #define CONFIG_SCSI_AHCI_PLAT
82 #define CONFIG_SYS_I2C_EEPROM_NXID
83 #define CONFIG_SYS_EEPROM_BUS_NUM 0
84 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
85 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
86 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
87 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
89 #define CONFIG_SYS_SATA AHCI_BASE_ADDR
91 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
92 #define CONFIG_SYS_SCSI_MAX_LUN 1
93 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
94 CONFIG_SYS_SCSI_MAX_LUN)
99 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
100 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
101 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
102 CSPR_PORT_SIZE_16 | \
105 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
106 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
108 CSPR_PORT_SIZE_16 | \
111 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
113 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
115 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
116 FTIM0_NOR_TEADC(0x5) | \
117 FTIM0_NOR_TEAHC(0x5))
118 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
119 FTIM1_NOR_TRAD_NOR(0x1a) | \
120 FTIM1_NOR_TSEQRAD_NOR(0x13))
121 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
122 FTIM2_NOR_TCH(0x4) | \
123 FTIM2_NOR_TWPH(0xe) | \
125 #define CONFIG_SYS_NOR_FTIM3 0
127 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
128 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
129 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
130 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
132 #define CONFIG_SYS_FLASH_EMPTY_INFO
133 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
134 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
136 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
137 #define CONFIG_SYS_WRITE_SWAPPED_DATA
140 * NAND Flash Definitions
142 #define CONFIG_NAND_FSL_IFC
144 #define CONFIG_SYS_NAND_BASE 0x7e800000
145 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
147 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
149 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
153 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
154 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
155 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
156 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
157 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
158 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
159 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
160 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
162 #define CONFIG_SYS_NAND_ONFI_DETECTION
164 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
165 FTIM0_NAND_TWP(0x18) | \
166 FTIM0_NAND_TWCHT(0x7) | \
168 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
169 FTIM1_NAND_TWBE(0x39) | \
170 FTIM1_NAND_TRR(0xe) | \
171 FTIM1_NAND_TRP(0x18))
172 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
173 FTIM2_NAND_TREH(0xa) | \
174 FTIM2_NAND_TWHRE(0x1e))
175 #define CONFIG_SYS_NAND_FTIM3 0x0
177 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
178 #define CONFIG_SYS_MAX_NAND_DEVICE 1
179 #define CONFIG_MTD_NAND_VERIFY_WRITE
181 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
184 #ifdef CONFIG_NAND_BOOT
185 #define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
186 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
187 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10)
190 #if defined(CONFIG_TFABOOT) || \
191 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
192 #define CONFIG_QIXIS_I2C_ACCESS
193 #define CONFIG_SYS_I2C_EARLY_INIT
199 #define CONFIG_FSL_QIXIS
201 #ifdef CONFIG_FSL_QIXIS
202 #define QIXIS_BASE 0x7fb00000
203 #define QIXIS_BASE_PHYS QIXIS_BASE
204 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
205 #define QIXIS_LBMAP_SWITCH 6
206 #define QIXIS_LBMAP_MASK 0x0f
207 #define QIXIS_LBMAP_SHIFT 0
208 #define QIXIS_LBMAP_DFLTBANK 0x00
209 #define QIXIS_LBMAP_ALTBANK 0x04
210 #define QIXIS_LBMAP_NAND 0x09
211 #define QIXIS_LBMAP_SD 0x00
212 #define QIXIS_LBMAP_SD_QSPI 0xff
213 #define QIXIS_LBMAP_QSPI 0xff
214 #define QIXIS_RCW_SRC_NAND 0x106
215 #define QIXIS_RCW_SRC_SD 0x040
216 #define QIXIS_RCW_SRC_QSPI 0x045
217 #define QIXIS_RST_CTL_RESET 0x41
218 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
219 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
220 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
222 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
223 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
227 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
228 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
229 CSOR_NOR_NOR_MODE_AVD_NOR | \
233 * QIXIS Timing parameters for IFC GPCM
235 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
236 FTIM0_GPCM_TEADC(0x20) | \
237 FTIM0_GPCM_TEAHC(0x10))
238 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
239 FTIM1_GPCM_TRAD(0x1f))
240 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
241 FTIM2_GPCM_TCH(0x8) | \
242 FTIM2_GPCM_TWP(0xf0))
243 #define CONFIG_SYS_FPGA_FTIM3 0x0
246 #ifdef CONFIG_TFABOOT
247 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
248 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
249 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
250 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
251 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
252 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
253 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
254 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
255 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
256 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
257 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
258 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
259 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
260 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
261 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
262 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
263 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
264 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
265 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
266 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
267 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
268 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
269 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
270 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
271 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
272 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
273 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
274 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
275 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
276 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
277 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
278 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
280 #ifdef CONFIG_NAND_BOOT
281 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
282 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
283 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
284 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
285 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
286 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
287 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
288 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
289 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
290 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
291 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
292 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
293 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
294 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
295 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
296 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
297 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
298 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
299 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
300 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
301 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
302 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
303 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
304 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
305 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
306 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
307 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
308 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
309 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
310 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
311 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
312 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
314 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
315 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
316 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
317 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
318 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
319 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
320 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
321 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
322 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
323 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
324 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
325 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
326 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
327 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
328 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
329 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
330 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
331 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
332 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
333 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
334 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
335 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
336 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
337 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
338 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
339 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
340 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
341 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
342 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
343 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
344 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
345 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
350 * I2C bus multiplexer
352 #define I2C_MUX_PCA_ADDR_PRI 0x77
353 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
354 #define I2C_RETIMER_ADDR 0x18
355 #define I2C_MUX_CH_DEFAULT 0x8
356 #define I2C_MUX_CH_CH7301 0xC
357 #define I2C_MUX_CH5 0xD
358 #define I2C_MUX_CH7 0xF
360 #define I2C_MUX_CH_VOL_MONITOR 0xa
362 /* Voltage monitor on channel 2*/
363 #define I2C_VOL_MONITOR_ADDR 0x40
364 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
365 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
366 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
368 #define CONFIG_VID_FLS_ENV "ls1043aqds_vdd_mv"
369 #ifndef CONFIG_SPL_BUILD
372 #define CONFIG_VOL_MONITOR_IR36021_SET
373 #define CONFIG_VOL_MONITOR_INA220
374 /* The lowest and highest voltage allowed for LS1043AQDS */
375 #define VDD_MV_MIN 819
376 #define VDD_MV_MAX 1212
379 * Miscellaneous configurable options
382 #define CONFIG_SYS_HZ 1000
384 #define CONFIG_SYS_INIT_SP_OFFSET \
385 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
387 #ifdef CONFIG_SPL_BUILD
388 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
390 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
397 #define CONFIG_CMDLINE_TAG
399 #include <asm/fsl_secure_boot.h>
401 #endif /* __LS1043AQDS_H__ */