ata: Migrate CONFIG_SCSI_AHCI to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1043aqds.h
1 /*
2  * Copyright 2015 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __LS1043AQDS_H__
8 #define __LS1043AQDS_H__
9
10 #include "ls1043a_common.h"
11
12 #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
13 #define CONFIG_SYS_TEXT_BASE            0x82000000
14 #elif defined(CONFIG_QSPI_BOOT)
15 #define CONFIG_SYS_TEXT_BASE            0x40100000
16 #else
17 #define CONFIG_SYS_TEXT_BASE            0x60100000
18 #endif
19
20 #ifndef __ASSEMBLY__
21 unsigned long get_board_sys_clk(void);
22 unsigned long get_board_ddr_clk(void);
23 #endif
24
25 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
26 #define CONFIG_DDR_CLK_FREQ             get_board_ddr_clk()
27
28 #define CONFIG_SKIP_LOWLEVEL_INIT
29
30 #define CONFIG_LAYERSCAPE_NS_ACCESS
31
32 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
33 /* Physical Memory Map */
34 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
35 #define CONFIG_NR_DRAM_BANKS            2
36
37 #define CONFIG_DDR_SPD
38 #define SPD_EEPROM_ADDRESS              0x51
39 #define CONFIG_SYS_SPD_BUS_NUM          0
40
41 #ifndef CONFIG_SPL
42 #define CONFIG_FSL_DDR_INTERACTIVE      /* Interactive debugging */
43 #endif
44
45 #define CONFIG_DDR_ECC
46 #ifdef CONFIG_DDR_ECC
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
49 #endif
50
51 #ifdef CONFIG_SYS_DPAA_FMAN
52 #define CONFIG_FMAN_ENET
53 #define CONFIG_PHY_VITESSE
54 #define CONFIG_PHY_REALTEK
55 #define CONFIG_PHYLIB_10G
56 #define RGMII_PHY1_ADDR         0x1
57 #define RGMII_PHY2_ADDR         0x2
58 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
59 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
60 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
61 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
62 /* PHY address on QSGMII riser card on slot 1 */
63 #define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
64 #define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
65 #define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
66 #define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
67 /* PHY address on QSGMII riser card on slot 2 */
68 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
69 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
70 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
71 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
72 #endif
73
74 #ifdef CONFIG_RAMBOOT_PBL
75 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043aqds/ls1043aqds_pbi.cfg
76 #endif
77
78 #ifdef CONFIG_NAND_BOOT
79 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_nand.cfg
80 #endif
81
82 #ifdef CONFIG_SD_BOOT
83 #ifdef CONFIG_SD_BOOT_QSPI
84 #define CONFIG_SYS_FSL_PBL_RCW \
85         board/freescale/ls1043aqds/ls1043aqds_rcw_sd_qspi.cfg
86 #else
87 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_sd_ifc.cfg
88 #endif
89 #endif
90
91 /* LPUART */
92 #ifdef CONFIG_LPUART
93 #define CONFIG_LPUART_32B_REG
94 #endif
95
96 /* SATA */
97 #define CONFIG_LIBATA
98 #define CONFIG_SCSI_AHCI_PLAT
99
100 /* EEPROM */
101 #define CONFIG_ID_EEPROM
102 #define CONFIG_SYS_I2C_EEPROM_NXID
103 #define CONFIG_SYS_EEPROM_BUS_NUM               0
104 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x57
105 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
106 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
107 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
108
109 #define CONFIG_SYS_SATA                         AHCI_BASE_ADDR
110
111 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
112 #define CONFIG_SYS_SCSI_MAX_LUN                 1
113 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
114                                                 CONFIG_SYS_SCSI_MAX_LUN)
115
116 /*
117  * IFC Definitions
118  */
119 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
120 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
121 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
122                                 CSPR_PORT_SIZE_16 | \
123                                 CSPR_MSEL_NOR | \
124                                 CSPR_V)
125 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
126 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
127                                 + 0x8000000) | \
128                                 CSPR_PORT_SIZE_16 | \
129                                 CSPR_MSEL_NOR | \
130                                 CSPR_V)
131 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
132
133 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
134                                         CSOR_NOR_TRHZ_80)
135 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
136                                         FTIM0_NOR_TEADC(0x5) | \
137                                         FTIM0_NOR_TEAHC(0x5))
138 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
139                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
140                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
141 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
142                                         FTIM2_NOR_TCH(0x4) | \
143                                         FTIM2_NOR_TWPH(0xe) | \
144                                         FTIM2_NOR_TWP(0x1c))
145 #define CONFIG_SYS_NOR_FTIM3            0
146
147 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
148 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
149 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
150 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
151
152 #define CONFIG_SYS_FLASH_EMPTY_INFO
153 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
154                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
155
156 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
157 #define CONFIG_SYS_WRITE_SWAPPED_DATA
158
159 /*
160  * NAND Flash Definitions
161  */
162 #define CONFIG_NAND_FSL_IFC
163
164 #define CONFIG_SYS_NAND_BASE            0x7e800000
165 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
166
167 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
168
169 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
170                                 | CSPR_PORT_SIZE_8      \
171                                 | CSPR_MSEL_NAND        \
172                                 | CSPR_V)
173 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
174 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
175                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
176                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
177                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
178                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
179                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
180                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
181
182 #define CONFIG_SYS_NAND_ONFI_DETECTION
183
184 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
185                                         FTIM0_NAND_TWP(0x18)   | \
186                                         FTIM0_NAND_TWCHT(0x7) | \
187                                         FTIM0_NAND_TWH(0xa))
188 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
189                                         FTIM1_NAND_TWBE(0x39)  | \
190                                         FTIM1_NAND_TRR(0xe)   | \
191                                         FTIM1_NAND_TRP(0x18))
192 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
193                                         FTIM2_NAND_TREH(0xa) | \
194                                         FTIM2_NAND_TWHRE(0x1e))
195 #define CONFIG_SYS_NAND_FTIM3           0x0
196
197 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
198 #define CONFIG_SYS_MAX_NAND_DEVICE      1
199 #define CONFIG_MTD_NAND_VERIFY_WRITE
200
201 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
202 #endif
203
204 #ifdef CONFIG_NAND_BOOT
205 #define CONFIG_SPL_PAD_TO               0x20000         /* block aligned */
206 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
207 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 << 10)
208 #endif
209
210 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
211 #define CONFIG_QIXIS_I2C_ACCESS
212 #define CONFIG_SYS_I2C_EARLY_INIT
213 #endif
214
215 /*
216  * QIXIS Definitions
217  */
218 #define CONFIG_FSL_QIXIS
219
220 #ifdef CONFIG_FSL_QIXIS
221 #define QIXIS_BASE                      0x7fb00000
222 #define QIXIS_BASE_PHYS                 QIXIS_BASE
223 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
224 #define QIXIS_LBMAP_SWITCH              6
225 #define QIXIS_LBMAP_MASK                0x0f
226 #define QIXIS_LBMAP_SHIFT               0
227 #define QIXIS_LBMAP_DFLTBANK            0x00
228 #define QIXIS_LBMAP_ALTBANK             0x04
229 #define QIXIS_LBMAP_NAND                0x09
230 #define QIXIS_LBMAP_SD                  0x00
231 #define QIXIS_LBMAP_SD_QSPI             0xff
232 #define QIXIS_LBMAP_QSPI                0xff
233 #define QIXIS_RCW_SRC_NAND              0x106
234 #define QIXIS_RCW_SRC_SD                0x040
235 #define QIXIS_RCW_SRC_QSPI              0x045
236 #define QIXIS_RST_CTL_RESET             0x41
237 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
238 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
239 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
240
241 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
242 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
243                                         CSPR_PORT_SIZE_8 | \
244                                         CSPR_MSEL_GPCM | \
245                                         CSPR_V)
246 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
247 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
248                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
249                                         CSOR_NOR_TRHZ_80)
250
251 /*
252  * QIXIS Timing parameters for IFC GPCM
253  */
254 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xc) | \
255                                         FTIM0_GPCM_TEADC(0x20) | \
256                                         FTIM0_GPCM_TEAHC(0x10))
257 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0x50) | \
258                                         FTIM1_GPCM_TRAD(0x1f))
259 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0x8) | \
260                                         FTIM2_GPCM_TCH(0x8) | \
261                                         FTIM2_GPCM_TWP(0xf0))
262 #define CONFIG_SYS_FPGA_FTIM3           0x0
263 #endif
264
265 #ifdef CONFIG_NAND_BOOT
266 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
267 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
268 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
269 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
270 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
271 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
272 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
273 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
274 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
275 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
276 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
277 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
278 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
279 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
280 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
281 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
282 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
283 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
284 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
285 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
286 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
287 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
288 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
289 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
290 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
291 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
292 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
293 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
294 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
295 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
296 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
297 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
298 #else
299 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
300 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
301 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
302 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
303 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
304 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
305 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
306 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
307 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
308 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
309 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
310 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
311 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
312 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
313 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
314 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
315 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
316 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
317 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
318 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
319 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
320 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
321 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
322 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
323 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
324 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
325 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
326 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
327 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
328 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
329 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
330 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
331 #endif
332
333 /*
334  * I2C bus multiplexer
335  */
336 #define I2C_MUX_PCA_ADDR_PRI            0x77
337 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
338 #define I2C_RETIMER_ADDR                0x18
339 #define I2C_MUX_CH_DEFAULT              0x8
340 #define I2C_MUX_CH_CH7301               0xC
341 #define I2C_MUX_CH5                     0xD
342 #define I2C_MUX_CH7                     0xF
343
344 #define I2C_MUX_CH_VOL_MONITOR 0xa
345
346 /* Voltage monitor on channel 2*/
347 #define I2C_VOL_MONITOR_ADDR           0x40
348 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
349 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
350 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
351
352 #define CONFIG_VID_FLS_ENV              "ls1043aqds_vdd_mv"
353 #ifndef CONFIG_SPL_BUILD
354 #define CONFIG_VID
355 #endif
356 #define CONFIG_VOL_MONITOR_IR36021_SET
357 #define CONFIG_VOL_MONITOR_INA220
358 /* The lowest and highest voltage allowed for LS1043AQDS */
359 #define VDD_MV_MIN                      819
360 #define VDD_MV_MAX                      1212
361
362 /* QSPI device */
363 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
364 #define CONFIG_FSL_QSPI
365 #ifdef CONFIG_FSL_QSPI
366 #define CONFIG_SPI_FLASH_SPANSION
367 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
368 #define FSL_QSPI_FLASH_NUM              2
369 #endif
370 #endif
371
372 /*
373  * Miscellaneous configurable options
374  */
375 #define CONFIG_MISC_INIT_R
376 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
377 #define CONFIG_AUTO_COMPLETE
378
379 #define CONFIG_SYS_MEMTEST_START        0x80000000
380 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
381
382 #define CONFIG_SYS_HZ                   1000
383
384 #define CONFIG_SYS_INIT_SP_OFFSET \
385         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
386
387 #ifdef CONFIG_SPL_BUILD
388 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
389 #else
390 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
391 #endif
392
393 /*
394  * Environment
395  */
396 #define CONFIG_ENV_OVERWRITE
397
398 #ifdef CONFIG_NAND_BOOT
399 #define CONFIG_ENV_SIZE                 0x2000
400 #define CONFIG_ENV_OFFSET               (24 * CONFIG_SYS_NAND_BLOCK_SIZE)
401 #elif defined(CONFIG_SD_BOOT)
402 #define CONFIG_ENV_OFFSET               (3 * 1024 * 1024)
403 #define CONFIG_SYS_MMC_ENV_DEV          0
404 #define CONFIG_ENV_SIZE                 0x2000
405 #elif defined(CONFIG_QSPI_BOOT)
406 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
407 #define CONFIG_ENV_OFFSET               0x300000        /* 3MB */
408 #define CONFIG_ENV_SECT_SIZE            0x10000
409 #else
410 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x300000)
411 #define CONFIG_ENV_SECT_SIZE            0x20000
412 #define CONFIG_ENV_SIZE                 0x20000
413 #endif
414
415 #define CONFIG_CMDLINE_TAG
416
417 #include <asm/fsl_secure_boot.h>
418
419 #endif /* __LS1043AQDS_H__ */