Merge branch '2021-09-30-whitespace-cleanups' into next
[platform/kernel/u-boot.git] / include / configs / ls1043a_common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor
4  * Copyright 2019-2021 NXP
5  */
6
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
9
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_FMAN
13 #define SPL_NO_DSPI
14 #define SPL_NO_PCIE
15 #define SPL_NO_ENV
16 #define SPL_NO_MISC
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #define SPL_NO_QE
20 #define SPL_NO_EEPROM
21 #endif
22 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23 #define SPL_NO_MMC
24 #endif
25 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
26 #define SPL_NO_IFC
27 #endif
28
29 #define CONFIG_REMAKE_ELF
30
31 #include <asm/arch/stream_id_lsch2.h>
32 #include <asm/arch/config.h>
33
34 /* Link Definitions */
35 #ifdef CONFIG_TFABOOT
36 #define CONFIG_SYS_INIT_SP_ADDR         CONFIG_SYS_TEXT_BASE
37 #else
38 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39 #endif
40
41 #define CONFIG_VERY_BIG_RAM
42 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000
43 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
44 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
45 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
46
47 #define CPU_RELEASE_ADDR               secondary_boot_addr
48
49 /* Generic Timer Definitions */
50 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
51
52 /* Serial Port */
53 #define CONFIG_SYS_NS16550_SERIAL
54 #define CONFIG_SYS_NS16550_REG_SIZE     1
55 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
56
57 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
58
59 /* SD boot SPL */
60 #ifdef CONFIG_SD_BOOT
61
62 #define CONFIG_SPL_MAX_SIZE             0x17000
63 #define CONFIG_SPL_STACK                0x1001e000
64 #define CONFIG_SPL_PAD_TO               0x1d000
65
66 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
67                                         CONFIG_SPL_BSS_MAX_SIZE)
68 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
69 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
70 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
71
72 #ifdef CONFIG_NXP_ESBC
73 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
74 /*
75  * HDR would be appended at end of image and copied to DDR along
76  * with U-Boot image. Here u-boot max. size is 512K. So if binary
77  * size increases then increase this size in case of secure boot as
78  * it uses raw u-boot image instead of fit image.
79  */
80 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
81 #else
82 #define CONFIG_SYS_MONITOR_LEN          0x100000
83 #endif /* ifdef CONFIG_NXP_ESBC */
84 #endif
85
86 /* NAND SPL */
87 #ifdef CONFIG_NAND_BOOT
88 #define CONFIG_SPL_PBL_PAD
89 #define CONFIG_SPL_MAX_SIZE             0x1a000
90 #define CONFIG_SPL_STACK                0x1001d000
91 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
92 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
93 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
94 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
95 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
96 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
97
98 #ifdef CONFIG_NXP_ESBC
99 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
100 #endif /* ifdef CONFIG_NXP_ESBC */
101
102 #ifdef CONFIG_U_BOOT_HDR_SIZE
103 /*
104  * HDR would be appended at end of image and copied to DDR along
105  * with U-Boot image. Here u-boot max. size is 512K. So if binary
106  * size increases then increase this size in case of secure boot as
107  * it uses raw u-boot image instead of fit image.
108  */
109 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
110 #else
111 #define CONFIG_SYS_MONITOR_LEN          0x100000
112 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
113
114 #endif
115
116 /* GPIO */
117 #ifdef CONFIG_DM_GPIO
118 #ifndef CONFIG_MPC8XXX_GPIO
119 #define CONFIG_MPC8XXX_GPIO
120 #endif
121 #endif
122
123 /* IFC */
124 #ifndef SPL_NO_IFC
125 #if defined(CONFIG_TFABOOT) || \
126         (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
127 #define CONFIG_FSL_IFC
128 /*
129  * CONFIG_SYS_FLASH_BASE has the final address (core view)
130  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
131  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
132  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
133  */
134 #define CONFIG_SYS_FLASH_BASE                   0x60000000
135 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
136 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
137
138 #ifdef CONFIG_MTD_NOR_FLASH
139 #define CONFIG_SYS_FLASH_QUIET_TEST
140 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
141 #endif
142 #endif
143 #endif
144
145 /* I2C */
146
147 /* PCIe */
148 #ifndef SPL_NO_PCIE
149 #define CONFIG_PCIE1            /* PCIE controller 1 */
150 #define CONFIG_PCIE2            /* PCIE controller 2 */
151 #define CONFIG_PCIE3            /* PCIE controller 3 */
152
153 #ifdef CONFIG_PCI
154 #define CONFIG_PCI_SCAN_SHOW
155 #endif
156 #endif
157
158 /*  DSPI  */
159 #ifndef SPL_NO_DSPI
160 #ifdef CONFIG_FSL_DSPI
161 #define CONFIG_SPI_FLASH_STMICRO        /* cs0 */
162 #define CONFIG_SPI_FLASH_SST            /* cs1 */
163 #define CONFIG_SPI_FLASH_EON            /* cs2 */
164 #endif
165 #endif
166
167 /* FMan ucode */
168 #ifndef SPL_NO_FMAN
169 #define CONFIG_SYS_DPAA_FMAN
170 #ifdef CONFIG_SYS_DPAA_FMAN
171 #define CONFIG_SYS_FM_MURAM_SIZE        0x60000
172
173 #ifdef CONFIG_TFABOOT
174 #define CONFIG_SYS_FMAN_FW_ADDR         0x900000
175 #define CONFIG_SYS_QE_FW_ADDR           0x940000
176
177
178 #else
179 #ifdef CONFIG_NAND_BOOT
180 /* Store Fman ucode at offeset 0x900000(72 blocks). */
181 #define CONFIG_SYS_FMAN_FW_ADDR         (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
182 #elif defined(CONFIG_SD_BOOT)
183 /*
184  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
185  * about 1MB (2040 blocks), Env is stored after the image, and the env size is
186  * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
187  */
188 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x4800)
189 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x4A00)
190 #elif defined(CONFIG_QSPI_BOOT)
191 #define CONFIG_SYS_FMAN_FW_ADDR         0x40900000
192 #else
193 /* FMan fireware Pre-load address */
194 #define CONFIG_SYS_FMAN_FW_ADDR         0x60900000
195 #define CONFIG_SYS_QE_FW_ADDR           0x60940000
196 #endif
197 #endif
198 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
199 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
200 #endif
201 #endif
202
203 /* Miscellaneous configurable options */
204
205 #define CONFIG_HWCONFIG
206 #define HWCONFIG_BUFFER_SIZE            128
207
208 #ifndef SPL_NO_MISC
209 #ifndef CONFIG_SPL_BUILD
210 #define BOOT_TARGET_DEVICES(func) \
211         func(MMC, mmc, 0) \
212         func(USB, usb, 0) \
213         func(DHCP, dhcp, na)
214 #include <config_distro_bootcmd.h>
215 #endif
216
217 /* Initial environment variables */
218 #define CONFIG_EXTRA_ENV_SETTINGS               \
219         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
220         "fdt_high=0xffffffffffffffff\0"         \
221         "initrd_high=0xffffffffffffffff\0"      \
222         "fdt_addr=0x64f00000\0"                 \
223         "kernel_addr=0x61000000\0"              \
224         "scriptaddr=0x80000000\0"               \
225         "scripthdraddr=0x80080000\0"            \
226         "fdtheader_addr_r=0x80100000\0"         \
227         "kernelheader_addr_r=0x80200000\0"      \
228         "kernel_addr_r=0x81000000\0"            \
229         "kernel_start=0x1000000\0"              \
230         "kernelheader_start=0x800000\0"         \
231         "fdt_addr_r=0x90000000\0"               \
232         "load_addr=0xa0000000\0"                \
233         "kernelheader_addr=0x60600000\0"        \
234         "kernel_size=0x2800000\0"               \
235         "kernelheader_size=0x40000\0"           \
236         "kernel_addr_sd=0x8000\0"               \
237         "kernel_size_sd=0x14000\0"              \
238         "kernelhdr_addr_sd=0x3000\0"            \
239         "kernelhdr_size_sd=0x10\0"              \
240         "console=ttyS0,115200\0"                \
241         "boot_os=y\0"                           \
242         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"        \
243         BOOTENV                                 \
244         "boot_scripts=ls1043ardb_boot.scr\0"    \
245         "boot_script_hdr=hdr_ls1043ardb_bs.out\0"       \
246         "scan_dev_for_boot_part="               \
247                 "part list ${devtype} ${devnum} devplist; "     \
248                 "env exists devplist || setenv devplist 1; "    \
249                 "for distro_bootpart in ${devplist}; do "       \
250                         "if fstype ${devtype} "                 \
251                                 "${devnum}:${distro_bootpart} " \
252                                 "bootfstype; then "             \
253                                 "run scan_dev_for_boot; "       \
254                         "fi; "                                  \
255                 "done\0"                        \
256         "boot_a_script="                                        \
257                 "load ${devtype} ${devnum}:${distro_bootpart} " \
258                         "${scriptaddr} ${prefix}${script}; "    \
259                 "env exists secureboot && load ${devtype} "     \
260                         "${devnum}:${distro_bootpart} "         \
261                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
262                         "env exists secureboot "        \
263                         "&& esbc_validate ${scripthdraddr};"    \
264                 "source ${scriptaddr}\0"                        \
265         "qspi_bootcmd=echo Trying load from qspi..;"    \
266                 "sf probe && sf read $load_addr "       \
267                 "$kernel_start $kernel_size; env exists secureboot "    \
268                 "&& sf read $kernelheader_addr_r $kernelheader_start "  \
269                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
270                 "bootm $load_addr#$board\0"     \
271         "nor_bootcmd=echo Trying load from nor..;"      \
272                 "cp.b $kernel_addr $load_addr " \
273                 "$kernel_size; env exists secureboot "  \
274                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
275                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
276                 "bootm $load_addr#$board\0"         \
277         "nand_bootcmd=echo Trying load from NAND..;"    \
278                 "nand info; nand read $load_addr "      \
279                 "$kernel_start $kernel_size; env exists secureboot "    \
280                 "&& nand read $kernelheader_addr_r $kernelheader_start "        \
281                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
282                 "bootm $load_addr#$board\0"     \
283         "sd_bootcmd=echo Trying load from SD ..;"       \
284                 "mmcinfo; mmc read $load_addr "         \
285                 "$kernel_addr_sd $kernel_size_sd && "     \
286                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
287                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
288                 " && esbc_validate ${kernelheader_addr_r};"     \
289                 "bootm $load_addr#$board\0"
290
291
292 #undef CONFIG_BOOTCOMMAND
293 #ifdef CONFIG_TFABOOT
294 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
295                            "env exists secureboot && esbc_halt;"
296 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
297                            "env exists secureboot && esbc_halt;"
298 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
299                            "env exists secureboot && esbc_halt;"
300 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; "   \
301                            "env exists secureboot && esbc_halt;"
302 #else
303 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
304 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "     \
305                            "env exists secureboot && esbc_halt;"
306 #elif defined(CONFIG_SD_BOOT)
307 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
308                            "env exists secureboot && esbc_halt;"
309 #else
310 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "      \
311                            "env exists secureboot && esbc_halt;"
312 #endif
313 #endif
314 #endif
315
316 /* Monitor Command Prompt */
317 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
318
319 #define CONFIG_SYS_MAXARGS              64      /* max command args */
320
321 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
322
323 #include <asm/arch/soc.h>
324
325 #endif /* __LS1043A_COMMON_H */