board: stm32: use bi_dram[0].start instead of hardcoded value
[platform/kernel/u-boot.git] / include / configs / ls1043a_common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor
4  */
5
6 #ifndef __LS1043A_COMMON_H
7 #define __LS1043A_COMMON_H
8
9 /* SPL build */
10 #ifdef CONFIG_SPL_BUILD
11 #define SPL_NO_FMAN
12 #define SPL_NO_DSPI
13 #define SPL_NO_PCIE
14 #define SPL_NO_ENV
15 #define SPL_NO_MISC
16 #define SPL_NO_USB
17 #define SPL_NO_SATA
18 #define SPL_NO_QE
19 #define SPL_NO_EEPROM
20 #endif
21 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22 #define SPL_NO_MMC
23 #endif
24 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
25 #define SPL_NO_IFC
26 #endif
27
28 #define CONFIG_REMAKE_ELF
29 #define CONFIG_FSL_LAYERSCAPE
30 #define CONFIG_GICV2
31
32 #include <asm/arch/stream_id_lsch2.h>
33 #include <asm/arch/config.h>
34
35 /* Link Definitions */
36 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37
38 #define CONFIG_SKIP_LOWLEVEL_INIT
39
40 #define CONFIG_VERY_BIG_RAM
41 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000
42 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
43 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
44 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
45
46 #define CPU_RELEASE_ADDR               secondary_boot_func
47
48 /* Generic Timer Definitions */
49 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
50
51 /* Size of malloc() pool */
52 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 1024 * 1024)
53
54 /* Serial Port */
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_REG_SIZE     1
57 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
58
59 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
60
61 /* SD boot SPL */
62 #ifdef CONFIG_SD_BOOT
63
64 #define CONFIG_SPL_TEXT_BASE            0x10000000
65 #define CONFIG_SPL_MAX_SIZE             0x17000
66 #define CONFIG_SPL_STACK                0x1001e000
67 #define CONFIG_SPL_PAD_TO               0x1d000
68
69 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
70                                         CONFIG_SPL_BSS_MAX_SIZE)
71 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
72 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
73 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
74
75 #ifdef CONFIG_SECURE_BOOT
76 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
77 /*
78  * HDR would be appended at end of image and copied to DDR along
79  * with U-Boot image. Here u-boot max. size is 512K. So if binary
80  * size increases then increase this size in case of secure boot as
81  * it uses raw u-boot image instead of fit image.
82  */
83 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
84 #else
85 #define CONFIG_SYS_MONITOR_LEN          0x100000
86 #endif /* ifdef CONFIG_SECURE_BOOT */
87 #endif
88
89 /* NAND SPL */
90 #ifdef CONFIG_NAND_BOOT
91 #define CONFIG_SPL_PBL_PAD
92 #define CONFIG_SPL_TEXT_BASE            0x10000000
93 #define CONFIG_SPL_MAX_SIZE             0x1a000
94 #define CONFIG_SPL_STACK                0x1001d000
95 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
96 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
97 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
98 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
99 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
100 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
101
102 #ifdef CONFIG_SECURE_BOOT
103 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
104 #endif /* ifdef CONFIG_SECURE_BOOT */
105
106 #ifdef CONFIG_U_BOOT_HDR_SIZE
107 /*
108  * HDR would be appended at end of image and copied to DDR along
109  * with U-Boot image. Here u-boot max. size is 512K. So if binary
110  * size increases then increase this size in case of secure boot as
111  * it uses raw u-boot image instead of fit image.
112  */
113 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
114 #else
115 #define CONFIG_SYS_MONITOR_LEN          0x100000
116 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
117
118 #endif
119
120 /* IFC */
121 #ifndef SPL_NO_IFC
122 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
123 #define CONFIG_FSL_IFC
124 /*
125  * CONFIG_SYS_FLASH_BASE has the final address (core view)
126  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
127  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
128  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
129  */
130 #define CONFIG_SYS_FLASH_BASE                   0x60000000
131 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
132 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
133
134 #ifdef CONFIG_MTD_NOR_FLASH
135 #define CONFIG_FLASH_CFI_DRIVER
136 #define CONFIG_SYS_FLASH_CFI
137 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
138 #define CONFIG_SYS_FLASH_QUIET_TEST
139 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
140 #endif
141 #endif
142 #endif
143
144 /* I2C */
145 #define CONFIG_SYS_I2C
146
147 /* PCIe */
148 #ifndef SPL_NO_PCIE
149 #define CONFIG_PCIE1            /* PCIE controller 1 */
150 #define CONFIG_PCIE2            /* PCIE controller 2 */
151 #define CONFIG_PCIE3            /* PCIE controller 3 */
152
153 #ifdef CONFIG_PCI
154 #define CONFIG_PCI_SCAN_SHOW
155 #endif
156 #endif
157
158 /* Command line configuration */
159
160 /*  MMC  */
161 #ifndef SPL_NO_MMC
162 #ifdef CONFIG_MMC
163 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
164 #endif
165 #endif
166
167 /*  DSPI  */
168 #ifndef SPL_NO_DSPI
169 #define CONFIG_FSL_DSPI
170 #ifdef CONFIG_FSL_DSPI
171 #define CONFIG_DM_SPI_FLASH
172 #define CONFIG_SPI_FLASH_STMICRO        /* cs0 */
173 #define CONFIG_SPI_FLASH_SST            /* cs1 */
174 #define CONFIG_SPI_FLASH_EON            /* cs2 */
175 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
176 #define CONFIG_SF_DEFAULT_BUS           1
177 #define CONFIG_SF_DEFAULT_CS            0
178 #endif
179 #endif
180 #endif
181
182 /* FMan ucode */
183 #ifndef SPL_NO_FMAN
184 #define CONFIG_SYS_DPAA_FMAN
185 #ifdef CONFIG_SYS_DPAA_FMAN
186 #define CONFIG_SYS_FM_MURAM_SIZE        0x60000
187
188 #ifdef CONFIG_NAND_BOOT
189 /* Store Fman ucode at offeset 0x900000(72 blocks). */
190 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
191 #define CONFIG_SYS_FMAN_FW_ADDR         (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
192 #elif defined(CONFIG_SD_BOOT)
193 /*
194  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
195  * about 1MB (2040 blocks), Env is stored after the image, and the env size is
196  * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
197  */
198 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
199 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x4800)
200 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x4a08)
201 #elif defined(CONFIG_QSPI_BOOT)
202 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
203 #define CONFIG_SYS_FMAN_FW_ADDR         0x40900000
204 #define CONFIG_ENV_SPI_BUS              0
205 #define CONFIG_ENV_SPI_CS               0
206 #define CONFIG_ENV_SPI_MAX_HZ           1000000
207 #define CONFIG_ENV_SPI_MODE             0x03
208 #else
209 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
210 /* FMan fireware Pre-load address */
211 #define CONFIG_SYS_FMAN_FW_ADDR         0x60900000
212 #define CONFIG_SYS_QE_FW_ADDR           0x60940000
213 #endif
214 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
215 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
216 #endif
217 #endif
218
219 /* Miscellaneous configurable options */
220 #define CONFIG_SYS_LOAD_ADDR    (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
221
222 #define CONFIG_HWCONFIG
223 #define HWCONFIG_BUFFER_SIZE            128
224
225 #ifndef SPL_NO_MISC
226 #ifndef CONFIG_SPL_BUILD
227 #define BOOT_TARGET_DEVICES(func) \
228         func(MMC, mmc, 0) \
229         func(USB, usb, 0)
230 #include <config_distro_bootcmd.h>
231 #endif
232
233 /* Initial environment variables */
234 #define CONFIG_EXTRA_ENV_SETTINGS               \
235         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
236         "fdt_high=0xffffffffffffffff\0"         \
237         "initrd_high=0xffffffffffffffff\0"      \
238         "fdt_addr=0x64f00000\0"                 \
239         "kernel_addr=0x61000000\0"              \
240         "scriptaddr=0x80000000\0"               \
241         "scripthdraddr=0x80080000\0"            \
242         "fdtheader_addr_r=0x80100000\0"         \
243         "kernelheader_addr_r=0x80200000\0"      \
244         "kernel_addr_r=0x81000000\0"            \
245         "fdt_addr_r=0x90000000\0"               \
246         "load_addr=0xa0000000\0"                \
247         "kernelheader_addr=0x60800000\0"        \
248         "kernel_size=0x2800000\0"               \
249         "kernelheader_size=0x40000\0"           \
250         "kernel_addr_sd=0x8000\0"               \
251         "kernel_size_sd=0x14000\0"              \
252         "kernelhdr_addr_sd=0x4000\0"            \
253         "kernelhdr_size_sd=0x10\0"              \
254         "console=ttyS0,115200\0"                \
255         "boot_os=y\0"                           \
256         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"        \
257         BOOTENV                                 \
258         "boot_scripts=ls1043ardb_boot.scr\0"    \
259         "boot_script_hdr=hdr_ls1043ardb_bs.out\0"       \
260         "scan_dev_for_boot_part="               \
261                 "part list ${devtype} ${devnum} devplist; "     \
262                 "env exists devplist || setenv devplist 1; "    \
263                 "for distro_bootpart in ${devplist}; do "       \
264                         "if fstype ${devtype} "                 \
265                                 "${devnum}:${distro_bootpart} " \
266                                 "bootfstype; then "             \
267                                 "run scan_dev_for_boot; "       \
268                         "fi; "                                  \
269                 "done\0"                        \
270         "scan_dev_for_boot="                                    \
271                 "echo Scanning ${devtype} "                     \
272                         "${devnum}:${distro_bootpart}...; "     \
273                 "for prefix in ${boot_prefixes}; do "           \
274                         "run scan_dev_for_scripts; "            \
275                 "done;\0"                                       \
276         "boot_a_script="                                        \
277                 "load ${devtype} ${devnum}:${distro_bootpart} " \
278                         "${scriptaddr} ${prefix}${script}; "    \
279                 "env exists secureboot && load ${devtype} "     \
280                         "${devnum}:${distro_bootpart} "         \
281                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
282                         "&& esbc_validate ${scripthdraddr};"    \
283                 "source ${scriptaddr}\0"                        \
284         "qspi_bootcmd=echo Trying load from qspi..;"    \
285                 "sf probe && sf read $load_addr "       \
286                 "$kernel_addr $kernel_size; env exists secureboot "     \
287                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
288                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
289                 "bootm $load_addr#$board\0"     \
290         "nor_bootcmd=echo Trying load from nor..;"      \
291                 "cp.b $kernel_addr $load_addr " \
292                 "$kernel_size; env exists secureboot "  \
293                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
294                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
295                 "bootm $load_addr#$board\0"         \
296         "sd_bootcmd=echo Trying load from SD ..;"       \
297                 "mmcinfo; mmc read $load_addr "         \
298                 "$kernel_addr_sd $kernel_size_sd && "     \
299                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
300                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
301                 " && esbc_validate ${kernelheader_addr_r};"     \
302                 "bootm $load_addr#$board\0"
303
304
305 #undef CONFIG_BOOTCOMMAND
306 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
307 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "     \
308                            "env exists secureboot && esbc_halt;"
309 #elif defined(CONFIG_SD_BOOT)
310 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
311                            "env exists secureboot && esbc_halt;"
312 #else
313 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "      \
314                            "env exists secureboot && esbc_halt;"
315 #endif
316 #endif
317
318 /* Monitor Command Prompt */
319 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
320
321 #define CONFIG_SYS_MAXARGS              64      /* max command args */
322
323 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
324
325 #include <asm/arch/soc.h>
326
327 #endif /* __LS1043A_COMMON_H */