Merge tag 'xilinx-for-v2022.04-rc1' of https://source.denx.de/u-boot/custodians/u...
[platform/kernel/u-boot.git] / include / configs / ls1028aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2019-2020 NXP
4  */
5
6 #ifndef __LS1028A_QDS_H
7 #define __LS1028A_QDS_H
8
9 #include "ls1028a_common.h"
10
11 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk() / 4)
12
13 /* DDR */
14 #define CONFIG_DIMM_SLOTS_PER_CTLR              2
15
16 #define CONFIG_QIXIS_I2C_ACCESS
17
18 /*
19  * QIXIS Definitions
20  */
21 #define CONFIG_FSL_QIXIS
22
23 #ifdef CONFIG_FSL_QIXIS
24 #define QIXIS_BASE                      0x7fb00000
25 #define QIXIS_BASE_PHYS                 QIXIS_BASE
26 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
27 #define QIXIS_LBMAP_SWITCH              1
28 #define QIXIS_LBMAP_MASK                0x0f
29 #define QIXIS_LBMAP_SHIFT               5
30 #define QIXIS_LBMAP_DFLTBANK            0x00
31 #define QIXIS_LBMAP_ALTBANK             0x00
32 #define QIXIS_LBMAP_SD                  0x00
33 #define QIXIS_LBMAP_EMMC                0x00
34 #define QIXIS_LBMAP_QSPI                0x00
35 #define QIXIS_RCW_SRC_SD                0x8
36 #define QIXIS_RCW_SRC_EMMC              0x9
37 #define QIXIS_RCW_SRC_QSPI              0xf
38 #define QIXIS_RST_CTL_RESET             0x31
39 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
40 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
41 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
42 #define QIXIS_RST_FORCE_MEM             0x01
43
44 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
45 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
46                                         CSPR_PORT_SIZE_8 | \
47                                         CSPR_MSEL_GPCM | \
48                                         CSPR_V)
49 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
50 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
51                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
52                                         CSOR_NOR_TRHZ_80)
53 #endif
54
55 /* RTC */
56 #define CONFIG_SYS_RTC_BUS_NUM         1
57 #define I2C_MUX_CH_RTC                 0xB
58
59 /* Store environment at top of flash */
60
61 #ifdef CONFIG_SPL_BUILD
62 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
63 #else
64 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
65 #endif
66
67 /* LPUART */
68 #ifdef CONFIG_LPUART
69 #define CONFIG_LPUART_32B_REG
70 #define CFG_LPUART_MUX_MASK     0xf0
71 #define CFG_LPUART_EN           0xf0
72 #endif
73
74 /* SATA */
75 #define CONFIG_SCSI_AHCI_PLAT
76
77 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
78 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
79 #define CONFIG_SYS_SCSI_MAX_LUN                 1
80 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
81                                                 CONFIG_SYS_SCSI_MAX_LUN)
82 #ifndef SPL_NO_ENV
83 #undef CONFIG_EXTRA_ENV_SETTINGS
84 #define CONFIG_EXTRA_ENV_SETTINGS \
85         "board=ls1028aqds\0" \
86         "hwconfig=fsl_ddr:bank_intlv=auto\0" \
87         "ramdisk_addr=0x800000\0" \
88         "ramdisk_size=0x2000000\0" \
89         "fdt_addr=0x00f00000\0" \
90         "kernel_addr=0x01000000\0" \
91         "scriptaddr=0x80000000\0" \
92         "scripthdraddr=0x80080000\0" \
93         "fdtheader_addr_r=0x80100000\0" \
94         "kernelheader_addr_r=0x80200000\0" \
95         "load_addr=0xa0000000\0" \
96         "kernel_addr_r=0x81000000\0" \
97         "fdt_addr_r=0x90000000\0" \
98         "fdt2_addr_r=0x90010000\0" \
99         "ramdisk_addr_r=0xa0000000\0" \
100         "kernel_start=0x1000000\0" \
101         "kernelheader_start=0x600000\0" \
102         "kernel_load=0xa0000000\0" \
103         "kernel_size=0x2800000\0" \
104         "kernelheader_size=0x40000\0" \
105         "kernel_addr_sd=0x8000\0" \
106         "kernel_size_sd=0x14000\0" \
107         "kernelhdr_addr_sd=0x3000\0" \
108         "kernelhdr_size_sd=0x10\0" \
109         "console=ttyS0,115200\0" \
110         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
111         BOOTENV \
112         "boot_scripts=ls1028aqds_boot.scr\0" \
113         "boot_script_hdr=hdr_ls1028aqds_bs.out\0" \
114         "scan_dev_for_boot_part=" \
115                 "part list ${devtype} ${devnum} devplist; " \
116                 "env exists devplist || setenv devplist 1; " \
117                 "for distro_bootpart in ${devplist}; do " \
118                   "if fstype ${devtype} " \
119                         "${devnum}:${distro_bootpart} " \
120                         "bootfstype; then " \
121                         "run scan_dev_for_boot; " \
122                   "fi; " \
123                 "done\0" \
124         "boot_a_script=" \
125                 "load ${devtype} ${devnum}:${distro_bootpart} " \
126                         "${scriptaddr} ${prefix}${script}; " \
127                 "env exists secureboot && load ${devtype} " \
128                         "${devnum}:${distro_bootpart} " \
129                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
130                         "&& esbc_validate ${scripthdraddr};" \
131                 "source ${scriptaddr}\0" \
132         "xspi_bootcmd=echo Trying load from FlexSPI flash ...;" \
133                 "sf probe 0:0 && sf read $load_addr " \
134                 "$kernel_start $kernel_size ; env exists secureboot &&" \
135                 "sf read $kernelheader_addr_r $kernelheader_start " \
136                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
137                 " bootm $load_addr#$board\0" \
138         "xspi_hdploadcmd=echo Trying load HDP firmware from FlexSPI...;" \
139                 "sf probe 0:0 && sf read $load_addr 0x940000 0x30000 " \
140                 "&& hdp load $load_addr 0x2000\0"                       \
141         "sd_bootcmd=echo Trying load from SD ...;" \
142                 "mmc dev 0; mmcinfo; mmc read $load_addr "              \
143                 "$kernel_addr_sd $kernel_size_sd && "   \
144                 "env exists secureboot && mmc read $kernelheader_addr_r " \
145                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
146                 " && esbc_validate ${kernelheader_addr_r};"     \
147                 "bootm $load_addr#$board\0"             \
148         "sd_hdploadcmd=echo Trying load HDP firmware from SD..;"        \
149                 "mmc dev 0;mmcinfo; mmc read $load_addr 0x4a00 0x200 "  \
150                 "&& hdp load $load_addr 0x2000\0"       \
151         "emmc_bootcmd=echo Trying load from EMMC ..;"   \
152                 "mmc dev 1; mmcinfo; mmc read $load_addr "              \
153                 "$kernel_addr_sd $kernel_size_sd && "   \
154                 "env exists secureboot && mmc read $kernelheader_addr_r " \
155                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
156                 " && esbc_validate ${kernelheader_addr_r};"     \
157                 "bootm $load_addr#$board\0"                     \
158         "emmc_hdploadcmd=echo Trying load HDP firmware from EMMC..;"      \
159                 "mmc dev 1;mmcinfo;mmc read $load_addr 0x4a00 0x200 "   \
160                 "&& hdp load $load_addr 0x2000\0"
161
162 #endif
163 #endif /* __LS1028A_QDS_H */