1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2019-2021 NXP
6 #ifndef __L1028A_COMMON_H
7 #define __L1028A_COMMON_H
9 #define CONFIG_REMAKE_ELF
12 #include <asm/arch/stream_id_lsch3.h>
13 #include <asm/arch/config.h>
14 #include <asm/arch/soc.h>
16 /* Link Definitions */
17 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
19 #define CONFIG_VERY_BIG_RAM
20 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
21 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
22 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
23 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
24 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
29 #define CPU_RELEASE_ADDR secondary_boot_addr
31 /* Generic Timer Definitions */
32 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
36 #ifndef CONFIG_MPC8XXX_GPIO
37 #define CONFIG_MPC8XXX_GPIO
44 #define CONFIG_SYS_NS16550_SERIAL
45 #define CONFIG_SYS_NS16550_REG_SIZE 1
46 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
48 /* Miscellaneous configurable options */
50 /* Physical Memory Map */
51 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
53 #define CONFIG_HWCONFIG
54 #define HWCONFIG_BUFFER_SIZE 128
56 #define BOOT_TARGET_DEVICES(func) \
61 #include <config_distro_bootcmd.h>
63 #define XSPI_NOR_BOOTCOMMAND \
64 "run xspi_hdploadcmd; run distro_bootcmd; run xspi_bootcmd; " \
65 "env exists secureboot && esbc_halt;;"
66 #define SD_BOOTCOMMAND \
67 "run sd_hdploadcmd; run distro_bootcmd;run sd_bootcmd; " \
68 "env exists secureboot && esbc_halt;"
69 #define SD2_BOOTCOMMAND \
70 "run emmc_hdploadcmd; run distro_bootcmd;run emmc_bootcmd; " \
71 "env exists secureboot && esbc_halt;"
73 /* Monitor Command Prompt */
74 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
75 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
76 sizeof(CONFIG_SYS_PROMPT) + 16)
77 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
79 #define CONFIG_SYS_MAXARGS 64 /* max command args */
81 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
83 #define OCRAM_NONSECURE_SIZE 0x00010000
84 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
86 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
88 /* I2C bus multiplexer */
89 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
90 #define I2C_MUX_CH_DEFAULT 0x8
93 #define CONFIG_SYS_I2C_EEPROM_NXID
94 #define CONFIG_SYS_EEPROM_BUS_NUM 0
97 #define DP_PWD_EN_DEFAULT_MASK 0x8
99 #ifdef CONFIG_NXP_ESBC
100 #include <asm/fsl_secure_boot.h>
104 /* smallest ENETC BD ring has 8 entries */
105 #define CONFIG_SYS_RX_ETH_BUFFER 8
107 #endif /* __L1028A_COMMON_H */