1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2019-2021 NXP
6 #ifndef __L1028A_COMMON_H
7 #define __L1028A_COMMON_H
9 #define CONFIG_REMAKE_ELF
11 #include <asm/arch/stream_id_lsch3.h>
12 #include <asm/arch/config.h>
13 #include <asm/arch/soc.h>
15 /* Link Definitions */
16 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
18 #define CONFIG_VERY_BIG_RAM
19 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
20 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
21 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
22 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
23 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
28 #define CPU_RELEASE_ADDR secondary_boot_addr
30 /* Generic Timer Definitions */
31 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
38 #define CONFIG_SYS_NS16550_SERIAL
39 #define CONFIG_SYS_NS16550_REG_SIZE 1
40 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
42 /* Miscellaneous configurable options */
44 /* Physical Memory Map */
45 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
47 #define CONFIG_HWCONFIG
48 #define HWCONFIG_BUFFER_SIZE 128
50 #define BOOT_TARGET_DEVICES(func) \
55 #include <config_distro_bootcmd.h>
57 #define XSPI_NOR_BOOTCOMMAND \
58 "run xspi_hdploadcmd; run distro_bootcmd; run xspi_bootcmd; " \
59 "env exists secureboot && esbc_halt;;"
60 #define SD_BOOTCOMMAND \
61 "run sd_hdploadcmd; run distro_bootcmd;run sd_bootcmd; " \
62 "env exists secureboot && esbc_halt;"
63 #define SD2_BOOTCOMMAND \
64 "run emmc_hdploadcmd; run distro_bootcmd;run emmc_bootcmd; " \
65 "env exists secureboot && esbc_halt;"
67 /* Monitor Command Prompt */
68 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
69 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
70 sizeof(CONFIG_SYS_PROMPT) + 16)
71 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
73 #define CONFIG_SYS_MAXARGS 64 /* max command args */
75 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
77 #define OCRAM_NONSECURE_SIZE 0x00010000
78 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
80 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
82 /* I2C bus multiplexer */
83 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
84 #define I2C_MUX_CH_DEFAULT 0x8
87 #define CONFIG_SYS_I2C_EEPROM_NXID
88 #define CONFIG_SYS_EEPROM_BUS_NUM 0
91 #define DP_PWD_EN_DEFAULT_MASK 0x8
93 #ifdef CONFIG_NXP_ESBC
94 #include <asm/fsl_secure_boot.h>
98 /* smallest ENETC BD ring has 8 entries */
99 #define CONFIG_SYS_RX_ETH_BUFFER 8
101 #endif /* __L1028A_COMMON_H */