1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2019-2020 NXP
6 #ifndef __L1028A_COMMON_H
7 #define __L1028A_COMMON_H
9 #define CONFIG_REMAKE_ELF
10 #define CONFIG_FSL_LAYERSCAPE
13 #include <asm/arch/stream_id_lsch3.h>
14 #include <asm/arch/config.h>
15 #include <asm/arch/soc.h>
17 /* Link Definitions */
18 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
20 #define CONFIG_SKIP_LOWLEVEL_INIT
22 #define CONFIG_VERY_BIG_RAM
23 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
24 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
25 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
26 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
27 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
29 #define CONFIG_CMD_MEMTEST
30 #define CONFIG_SYS_MEMTEST_START 0x80000000
31 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
36 #define CPU_RELEASE_ADDR secondary_boot_func
38 /* Generic Timer Definitions */
39 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
41 /* Size of malloc() pool */
42 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
46 #define CONFIG_SYS_I2C
50 #define CONFIG_CONS_INDEX 1
51 #define CONFIG_SYS_NS16550_SERIAL
52 #define CONFIG_SYS_NS16550_REG_SIZE 1
53 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
55 #define CONFIG_BAUDRATE 115200
56 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
58 /* Miscellaneous configurable options */
59 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
61 /* Physical Memory Map */
62 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
64 #define CONFIG_HWCONFIG
65 #define HWCONFIG_BUFFER_SIZE 128
67 /* Allow to overwrite serial and ethaddr */
68 #define CONFIG_ENV_OVERWRITE
70 #define BOOT_TARGET_DEVICES(func) \
75 #include <config_distro_bootcmd.h>
77 #undef CONFIG_BOOTCOMMAND
79 #define XSPI_NOR_BOOTCOMMAND \
80 "run xspi_hdploadcmd; run distro_bootcmd; run xspi_bootcmd; " \
81 "env exists secureboot && esbc_halt;;"
82 #define SD_BOOTCOMMAND \
83 "run sd_hdploadcmd; run distro_bootcmd;run sd_bootcmd; " \
84 "env exists secureboot && esbc_halt;"
85 #define SD2_BOOTCOMMAND \
86 "run emmc_hdploadcmd; run distro_bootcmd;run emmc_bootcmd; " \
87 "env exists secureboot && esbc_halt;"
89 /* Monitor Command Prompt */
90 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
91 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
92 sizeof(CONFIG_SYS_PROMPT) + 16)
93 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
95 #ifndef CONFIG_CMDLINE_EDITING
96 #define CONFIG_CMDLINE_EDITING 1
99 #define CONFIG_SYS_MAXARGS 64 /* max command args */
101 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
105 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
108 #define CONFIG_SYS_MMC_ENV_DEV 0
109 #define OCRAM_NONSECURE_SIZE 0x00010000
110 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
112 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
114 /* I2C bus multiplexer */
115 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
116 #define I2C_MUX_CH_DEFAULT 0x8
119 #define CONFIG_ID_EEPROM
120 #define CONFIG_SYS_I2C_EEPROM_NXID
121 #define CONFIG_SYS_EEPROM_BUS_NUM 0
122 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
123 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
124 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
125 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
128 #define DP_PWD_EN_DEFAULT_MASK 0x8
130 #ifdef CONFIG_NXP_ESBC
131 #include <asm/fsl_secure_boot.h>
135 /* smallest ENETC BD ring has 8 entries */
136 #define CONFIG_SYS_RX_ETH_BUFFER 8
138 #endif /* __L1028A_COMMON_H */