Convert CONFIG_RAMBOOT_PBL et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
11
12 #define CONFIG_SYS_FSL_CLK
13
14 #define CONFIG_SKIP_LOWLEVEL_INIT
15 #define CONFIG_DEEP_SLEEP
16
17 /*
18  * Size of malloc() pool
19  */
20 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
21
22 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
23 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
24
25 #define CONFIG_SYS_CLK_FREQ             100000000
26
27 #define DDR_SDRAM_CFG                   0x470c0008
28 #define DDR_CS0_BNDS                    0x008000bf
29 #define DDR_CS0_CONFIG                  0x80014302
30 #define DDR_TIMING_CFG_0                0x50550004
31 #define DDR_TIMING_CFG_1                0xbcb38c56
32 #define DDR_TIMING_CFG_2                0x0040d120
33 #define DDR_TIMING_CFG_3                0x010e1000
34 #define DDR_TIMING_CFG_4                0x00000001
35 #define DDR_TIMING_CFG_5                0x03401400
36 #define DDR_SDRAM_CFG_2                 0x00401010
37 #define DDR_SDRAM_MODE                  0x00061c60
38 #define DDR_SDRAM_MODE_2                0x00180000
39 #define DDR_SDRAM_INTERVAL              0x18600618
40 #define DDR_DDR_WRLVL_CNTL              0x8655f605
41 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
42 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
43 #define DDR_DDR_CDR1                    0x80040000
44 #define DDR_DDR_CDR2                    0x00000001
45 #define DDR_SDRAM_CLK_CNTL              0x02000000
46 #define DDR_DDR_ZQ_CNTL                 0x89080600
47 #define DDR_CS0_CONFIG_2                0
48 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
49 #define SDRAM_CFG2_D_INIT               0x00000010
50 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
51 #define SDRAM_CFG2_FRC_SR               0x80000000
52 #define SDRAM_CFG_BI                    0x00000001
53
54 #ifdef CONFIG_SD_BOOT
55 #ifdef CONFIG_NXP_ESBC
56 /*
57  * HDR would be appended at end of image and copied to DDR along
58  * with U-Boot image.
59  */
60 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
61 #endif /* ifdef CONFIG_NXP_ESBC */
62
63 #define CONFIG_SPL_MAX_SIZE             0x1a000
64 #define CONFIG_SPL_STACK                0x1001d000
65 #define CONFIG_SPL_PAD_TO               0x1c000
66
67 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
68                 CONFIG_SYS_MONITOR_LEN)
69 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
70 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
71 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
72
73 #ifdef CONFIG_U_BOOT_HDR_SIZE
74 /*
75  * HDR would be appended at end of image and copied to DDR along
76  * with U-Boot image. Here u-boot max. size is 512K. So if binary
77  * size increases then increase this size in case of secure boot as
78  * it uses raw u-boot image instead of fit image.
79  */
80 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
81 #else
82 #define CONFIG_SYS_MONITOR_LEN          0x100000
83 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
84 #endif
85
86 #define PHYS_SDRAM                      0x80000000
87 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
88
89 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
90 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
91
92 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
93
94 /*
95  * IFC Definitions
96  */
97 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
98 #define CONFIG_FSL_IFC
99 #define CONFIG_SYS_FLASH_BASE           0x60000000
100 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
101
102 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
103 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
104                                 CSPR_PORT_SIZE_16 | \
105                                 CSPR_MSEL_NOR | \
106                                 CSPR_V)
107 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
108
109 /* NOR Flash Timing Params */
110 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
111                                         CSOR_NOR_TRHZ_80)
112 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
113                                         FTIM0_NOR_TEADC(0x5) | \
114                                         FTIM0_NOR_TAVDS(0x0) | \
115                                         FTIM0_NOR_TEAHC(0x5))
116 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
117                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
118                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
119 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
120                                         FTIM2_NOR_TCH(0x4) | \
121                                         FTIM2_NOR_TWP(0x1c) | \
122                                         FTIM2_NOR_TWPH(0x0e))
123 #define CONFIG_SYS_NOR_FTIM3            0
124
125 #define CONFIG_SYS_FLASH_QUIET_TEST
126 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
127
128 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
129 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
130 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
131 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
132
133 #define CONFIG_SYS_FLASH_EMPTY_INFO
134 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
135
136 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
137 #define CONFIG_SYS_WRITE_SWAPPED_DATA
138 #endif
139
140 /* CPLD */
141
142 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
143 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
144
145 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
146 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
147                                         CSPR_PORT_SIZE_8 | \
148                                         CSPR_MSEL_GPCM | \
149                                         CSPR_V)
150 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
151 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
152                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
153                                         CSOR_NOR_TRHZ_80)
154
155 /* CPLD Timing parameters for IFC GPCM */
156 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
157                                         FTIM0_GPCM_TEADC(0xf) | \
158                                         FTIM0_GPCM_TEAHC(0xf))
159 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
160                                         FTIM1_GPCM_TRAD(0x3f))
161 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
162                                         FTIM2_GPCM_TCH(0xf) | \
163                                         FTIM2_GPCM_TWP(0xff))
164 #define CONFIG_SYS_FPGA_FTIM3           0x0
165 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
166 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
167 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
168 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
169 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
170 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
171 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
172 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
173 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
174 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
175 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
176 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
177 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
178 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
179 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
180 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
181
182 /*
183  * Serial Port
184  */
185 #ifdef CONFIG_LPUART
186 #define CONFIG_LPUART_32B_REG
187 #else
188 #define CONFIG_SYS_NS16550_SERIAL
189 #ifndef CONFIG_DM_SERIAL
190 #define CONFIG_SYS_NS16550_REG_SIZE     1
191 #endif
192 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
193 #endif
194
195 /*
196  * I2C
197  */
198
199 /* GPIO */
200 #ifdef CONFIG_DM_GPIO
201 #ifndef CONFIG_MPC8XXX_GPIO
202 #define CONFIG_MPC8XXX_GPIO
203 #endif
204 #endif
205
206 /* EEPROM */
207 #define CONFIG_SYS_I2C_EEPROM_NXID
208 #define CONFIG_SYS_EEPROM_BUS_NUM               1
209
210 /*
211  * MMC
212  */
213
214 /*
215  * Video
216  */
217 #ifdef CONFIG_VIDEO_FSL_DCU_FB
218 #define CONFIG_VIDEO_LOGO
219 #define CONFIG_VIDEO_BMP_LOGO
220
221 #define CONFIG_FSL_DCU_SII9022A
222 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
223 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
224 #endif
225
226 /*
227  * eTSEC
228  */
229
230 #ifdef CONFIG_TSEC_ENET
231 #define CONFIG_ETHPRIME                 "ethernet@2d10000"
232 #endif
233
234 /* PCIe */
235 #define CONFIG_PCIE1            /* PCIE controller 1 */
236 #define CONFIG_PCIE2            /* PCIE controller 2 */
237
238 #ifdef CONFIG_PCI
239 #define CONFIG_PCI_SCAN_SHOW
240 #endif
241
242 #define CONFIG_CMDLINE_TAG
243
244 #define CONFIG_PEN_ADDR_BIG_ENDIAN
245 #define CONFIG_LAYERSCAPE_NS_ACCESS
246 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
247 #define COUNTER_FREQUENCY               12500000
248
249 #define CONFIG_HWCONFIG
250 #define HWCONFIG_BUFFER_SIZE            256
251
252 #define CONFIG_FSL_DEVICE_DISABLE
253
254 #define BOOT_TARGET_DEVICES(func) \
255         func(MMC, mmc, 0) \
256         func(USB, usb, 0) \
257         func(DHCP, dhcp, na)
258 #include <config_distro_bootcmd.h>
259
260 #ifdef CONFIG_LPUART
261 #define CONFIG_EXTRA_ENV_SETTINGS       \
262         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 "     \
263                 "cma=64M@0x0-0xb0000000\0" \
264         "initrd_high=0xffffffff\0"      \
265         "fdt_addr=0x64f00000\0"         \
266         "kernel_addr=0x65000000\0"      \
267         "scriptaddr=0x80000000\0"       \
268         "scripthdraddr=0x80080000\0"    \
269         "fdtheader_addr_r=0x80100000\0" \
270         "kernelheader_addr_r=0x80200000\0"      \
271         "kernel_addr_r=0x81000000\0"    \
272         "fdt_addr_r=0x90000000\0"       \
273         "ramdisk_addr_r=0xa0000000\0"   \
274         "load_addr=0xa0000000\0"        \
275         "kernel_size=0x2800000\0"       \
276         "kernel_addr_sd=0x8000\0"       \
277         "kernel_size_sd=0x14000\0"      \
278         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
279         BOOTENV                         \
280         "boot_scripts=ls1021atwr_boot.scr\0"    \
281         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
282                 "scan_dev_for_boot_part="       \
283                         "part list ${devtype} ${devnum} devplist; "     \
284                         "env exists devplist || setenv devplist 1; "    \
285                         "for distro_bootpart in ${devplist}; do "       \
286                         "if fstype ${devtype} "                         \
287                                 "${devnum}:${distro_bootpart} "         \
288                                 "bootfstype; then "                     \
289                                 "run scan_dev_for_boot; "               \
290                         "fi; "                  \
291                 "done\0"                        \
292         "scan_dev_for_boot="                              \
293                 "echo Scanning ${devtype} "               \
294                                 "${devnum}:${distro_bootpart}...; "  \
295                 "for prefix in ${boot_prefixes}; do "     \
296                         "run scan_dev_for_scripts; "      \
297                 "done;"                                   \
298                 "\0"                                      \
299         "boot_a_script="                                  \
300                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
301                         "${scriptaddr} ${prefix}${script}; "    \
302                 "env exists secureboot && load ${devtype} "     \
303                         "${devnum}:${distro_bootpart} "         \
304                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
305                         "env exists secureboot "        \
306                         "&& esbc_validate ${scripthdraddr};"    \
307                 "source ${scriptaddr}\0"          \
308         "installer=load mmc 0:2 $load_addr "    \
309                 "/flex_installer_arm32.itb; "           \
310                 "bootm $load_addr#ls1021atwr\0" \
311         "qspi_bootcmd=echo Trying load from qspi..;"    \
312                 "sf probe && sf read $load_addr "       \
313                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
314         "nor_bootcmd=echo Trying load from nor..;"      \
315                 "cp.b $kernel_addr $load_addr "         \
316                 "$kernel_size && bootm $load_addr#$board\0"
317 #else
318 #define CONFIG_EXTRA_ENV_SETTINGS       \
319         "bootargs=root=/dev/ram0 rw console=ttyS0,115200 "      \
320                 "cma=64M@0x0-0xb0000000\0" \
321         "initrd_high=0xffffffff\0"      \
322         "fdt_addr=0x64f00000\0"         \
323         "kernel_addr=0x61000000\0"      \
324         "kernelheader_addr=0x60800000\0"        \
325         "scriptaddr=0x80000000\0"       \
326         "scripthdraddr=0x80080000\0"    \
327         "fdtheader_addr_r=0x80100000\0" \
328         "kernelheader_addr_r=0x80200000\0"      \
329         "kernel_addr_r=0x81000000\0"    \
330         "kernelheader_size=0x40000\0"   \
331         "fdt_addr_r=0x90000000\0"       \
332         "ramdisk_addr_r=0xa0000000\0"   \
333         "load_addr=0xa0000000\0"        \
334         "kernel_size=0x2800000\0"       \
335         "kernel_addr_sd=0x8000\0"       \
336         "kernel_size_sd=0x14000\0"      \
337         "kernelhdr_addr_sd=0x4000\0"            \
338         "kernelhdr_size_sd=0x10\0"              \
339         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
340         BOOTENV                         \
341         "boot_scripts=ls1021atwr_boot.scr\0"    \
342         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
343                 "scan_dev_for_boot_part="       \
344                         "part list ${devtype} ${devnum} devplist; "     \
345                         "env exists devplist || setenv devplist 1; "    \
346                         "for distro_bootpart in ${devplist}; do "       \
347                         "if fstype ${devtype} "                         \
348                                 "${devnum}:${distro_bootpart} "         \
349                                 "bootfstype; then "                     \
350                                 "run scan_dev_for_boot; "               \
351                         "fi; "                  \
352                 "done\0"                        \
353         "scan_dev_for_boot="                              \
354                 "echo Scanning ${devtype} "               \
355                                 "${devnum}:${distro_bootpart}...; "  \
356                 "for prefix in ${boot_prefixes}; do "     \
357                         "run scan_dev_for_scripts; "      \
358                 "done;"                                   \
359                 "\0"                                      \
360         "boot_a_script="                                  \
361                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
362                         "${scriptaddr} ${prefix}${script}; "    \
363                 "env exists secureboot && load ${devtype} "     \
364                         "${devnum}:${distro_bootpart} "         \
365                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
366                         "&& esbc_validate ${scripthdraddr};"    \
367                 "source ${scriptaddr}\0"          \
368         "qspi_bootcmd=echo Trying load from qspi..;"    \
369                 "sf probe && sf read $load_addr "       \
370                 "$kernel_addr $kernel_size; env exists secureboot "     \
371                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
372                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
373                 "bootm $load_addr#$board\0" \
374         "nor_bootcmd=echo Trying load from nor..;"      \
375                 "cp.b $kernel_addr $load_addr "         \
376                 "$kernel_size; env exists secureboot "  \
377                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
378                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
379                 "bootm $load_addr#$board\0"     \
380         "sd_bootcmd=echo Trying load from SD ..;"       \
381                 "mmcinfo && mmc read $load_addr "       \
382                 "$kernel_addr_sd $kernel_size_sd && "   \
383                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
384                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
385                 " && esbc_validate ${kernelheader_addr_r};"     \
386                 "bootm $load_addr#$board\0"
387 #endif
388
389 #undef CONFIG_BOOTCOMMAND
390 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
391 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "     \
392                            "env exists secureboot && esbc_halt"
393 #elif defined(CONFIG_SD_BOOT)
394 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "       \
395                            "env exists secureboot && esbc_halt;"
396 #else
397 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;"       \
398                            "env exists secureboot && esbc_halt;"
399 #endif
400
401 /*
402  * Miscellaneous configurable options
403  */
404 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
405
406 #define CONFIG_LS102XA_STREAM_ID
407
408 #define CONFIG_SYS_INIT_SP_OFFSET \
409         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
410 #define CONFIG_SYS_INIT_SP_ADDR \
411         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
412
413 #ifdef CONFIG_SPL_BUILD
414 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
415 #else
416 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
417 #endif
418
419 #define CONFIG_SYS_QE_FW_ADDR     0x60940000
420
421 /*
422  * Environment
423  */
424
425 #include <asm/fsl_secure_boot.h>
426 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
427
428 #endif