Convert CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
11
12 #define CONFIG_DEEP_SLEEP
13
14 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
15 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
16
17 #define DDR_SDRAM_CFG                   0x470c0008
18 #define DDR_CS0_BNDS                    0x008000bf
19 #define DDR_CS0_CONFIG                  0x80014302
20 #define DDR_TIMING_CFG_0                0x50550004
21 #define DDR_TIMING_CFG_1                0xbcb38c56
22 #define DDR_TIMING_CFG_2                0x0040d120
23 #define DDR_TIMING_CFG_3                0x010e1000
24 #define DDR_TIMING_CFG_4                0x00000001
25 #define DDR_TIMING_CFG_5                0x03401400
26 #define DDR_SDRAM_CFG_2                 0x00401010
27 #define DDR_SDRAM_MODE                  0x00061c60
28 #define DDR_SDRAM_MODE_2                0x00180000
29 #define DDR_SDRAM_INTERVAL              0x18600618
30 #define DDR_DDR_WRLVL_CNTL              0x8655f605
31 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
32 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
33 #define DDR_DDR_CDR1                    0x80040000
34 #define DDR_DDR_CDR2                    0x00000001
35 #define DDR_SDRAM_CLK_CNTL              0x02000000
36 #define DDR_DDR_ZQ_CNTL                 0x89080600
37 #define DDR_CS0_CONFIG_2                0
38 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
39 #define SDRAM_CFG2_D_INIT               0x00000010
40 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
41 #define SDRAM_CFG2_FRC_SR               0x80000000
42 #define SDRAM_CFG_BI                    0x00000001
43
44 #ifdef CONFIG_SD_BOOT
45 #ifdef CONFIG_NXP_ESBC
46 /*
47  * HDR would be appended at end of image and copied to DDR along
48  * with U-Boot image.
49  */
50 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
51 #endif /* ifdef CONFIG_NXP_ESBC */
52
53 #define CONFIG_SPL_MAX_SIZE             0x1a000
54 #define CONFIG_SPL_STACK                0x1001d000
55 #define CONFIG_SPL_PAD_TO               0x1c000
56
57 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
58                 CONFIG_SYS_MONITOR_LEN)
59 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
60 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
61 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
62
63 #ifdef CONFIG_U_BOOT_HDR_SIZE
64 /*
65  * HDR would be appended at end of image and copied to DDR along
66  * with U-Boot image. Here u-boot max. size is 512K. So if binary
67  * size increases then increase this size in case of secure boot as
68  * it uses raw u-boot image instead of fit image.
69  */
70 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
71 #else
72 #define CONFIG_SYS_MONITOR_LEN          0x100000
73 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
74 #endif
75
76 #define PHYS_SDRAM                      0x80000000
77 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
78
79 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
80 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
81
82 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
83
84 /*
85  * IFC Definitions
86  */
87 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
88 #define CONFIG_SYS_FLASH_BASE           0x60000000
89 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
90
91 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
92 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
93                                 CSPR_PORT_SIZE_16 | \
94                                 CSPR_MSEL_NOR | \
95                                 CSPR_V)
96 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
97
98 /* NOR Flash Timing Params */
99 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
100                                         CSOR_NOR_TRHZ_80)
101 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
102                                         FTIM0_NOR_TEADC(0x5) | \
103                                         FTIM0_NOR_TAVDS(0x0) | \
104                                         FTIM0_NOR_TEAHC(0x5))
105 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
106                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
107                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
108 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
109                                         FTIM2_NOR_TCH(0x4) | \
110                                         FTIM2_NOR_TWP(0x1c) | \
111                                         FTIM2_NOR_TWPH(0x0e))
112 #define CONFIG_SYS_NOR_FTIM3            0
113
114 #define CONFIG_SYS_FLASH_QUIET_TEST
115 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
116
117 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
118 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
119 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
120
121 #define CONFIG_SYS_FLASH_EMPTY_INFO
122 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
123
124 #define CONFIG_SYS_WRITE_SWAPPED_DATA
125 #endif
126
127 /* CPLD */
128
129 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
130 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
131
132 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
133 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
134                                         CSPR_PORT_SIZE_8 | \
135                                         CSPR_MSEL_GPCM | \
136                                         CSPR_V)
137 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
138 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
139                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
140                                         CSOR_NOR_TRHZ_80)
141
142 /* CPLD Timing parameters for IFC GPCM */
143 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
144                                         FTIM0_GPCM_TEADC(0xf) | \
145                                         FTIM0_GPCM_TEAHC(0xf))
146 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
147                                         FTIM1_GPCM_TRAD(0x3f))
148 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
149                                         FTIM2_GPCM_TCH(0xf) | \
150                                         FTIM2_GPCM_TWP(0xff))
151 #define CONFIG_SYS_FPGA_FTIM3           0x0
152 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
153 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
154 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
155 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
156 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
157 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
158 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
159 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
160 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
161 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
162 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
163 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
164 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
165 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
166 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
167 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
168
169 /*
170  * Serial Port
171  */
172 #ifdef CONFIG_LPUART
173 #define CONFIG_LPUART_32B_REG
174 #else
175 #define CONFIG_SYS_NS16550_SERIAL
176 #ifndef CONFIG_DM_SERIAL
177 #define CONFIG_SYS_NS16550_REG_SIZE     1
178 #endif
179 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
180 #endif
181
182 /*
183  * I2C
184  */
185
186 /* GPIO */
187
188 /* EEPROM */
189 #define CONFIG_SYS_I2C_EEPROM_NXID
190 #define CONFIG_SYS_EEPROM_BUS_NUM               1
191
192 /*
193  * MMC
194  */
195
196 /*
197  * Video
198  */
199 #ifdef CONFIG_VIDEO_FSL_DCU_FB
200 #define CONFIG_VIDEO_BMP_LOGO
201
202 #define CONFIG_FSL_DCU_SII9022A
203 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
204 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
205 #endif
206
207 /*
208  * eTSEC
209  */
210
211 #ifdef CONFIG_TSEC_ENET
212 #define CONFIG_ETHPRIME                 "ethernet@2d10000"
213 #endif
214
215 /* PCIe */
216 #define CONFIG_PCIE1            /* PCIE controller 1 */
217 #define CONFIG_PCIE2            /* PCIE controller 2 */
218
219 #ifdef CONFIG_PCI
220 #define CONFIG_PCI_SCAN_SHOW
221 #endif
222
223 #define CONFIG_PEN_ADDR_BIG_ENDIAN
224 #define CONFIG_LAYERSCAPE_NS_ACCESS
225 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
226 #define COUNTER_FREQUENCY               12500000
227
228 #define CONFIG_HWCONFIG
229 #define HWCONFIG_BUFFER_SIZE            256
230
231 #define CONFIG_FSL_DEVICE_DISABLE
232
233 #define BOOT_TARGET_DEVICES(func) \
234         func(MMC, mmc, 0) \
235         func(USB, usb, 0) \
236         func(DHCP, dhcp, na)
237 #include <config_distro_bootcmd.h>
238
239 #ifdef CONFIG_LPUART
240 #define CONFIG_EXTRA_ENV_SETTINGS       \
241         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 "     \
242                 "cma=64M@0x0-0xb0000000\0" \
243         "initrd_high=0xffffffff\0"      \
244         "fdt_addr=0x64f00000\0"         \
245         "kernel_addr=0x65000000\0"      \
246         "scriptaddr=0x80000000\0"       \
247         "scripthdraddr=0x80080000\0"    \
248         "fdtheader_addr_r=0x80100000\0" \
249         "kernelheader_addr_r=0x80200000\0"      \
250         "kernel_addr_r=0x81000000\0"    \
251         "fdt_addr_r=0x90000000\0"       \
252         "ramdisk_addr_r=0xa0000000\0"   \
253         "load_addr=0xa0000000\0"        \
254         "kernel_size=0x2800000\0"       \
255         "kernel_addr_sd=0x8000\0"       \
256         "kernel_size_sd=0x14000\0"      \
257         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
258         BOOTENV                         \
259         "boot_scripts=ls1021atwr_boot.scr\0"    \
260         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
261                 "scan_dev_for_boot_part="       \
262                         "part list ${devtype} ${devnum} devplist; "     \
263                         "env exists devplist || setenv devplist 1; "    \
264                         "for distro_bootpart in ${devplist}; do "       \
265                         "if fstype ${devtype} "                         \
266                                 "${devnum}:${distro_bootpart} "         \
267                                 "bootfstype; then "                     \
268                                 "run scan_dev_for_boot; "               \
269                         "fi; "                  \
270                 "done\0"                        \
271         "scan_dev_for_boot="                              \
272                 "echo Scanning ${devtype} "               \
273                                 "${devnum}:${distro_bootpart}...; "  \
274                 "for prefix in ${boot_prefixes}; do "     \
275                         "run scan_dev_for_scripts; "      \
276                 "done;"                                   \
277                 "\0"                                      \
278         "boot_a_script="                                  \
279                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
280                         "${scriptaddr} ${prefix}${script}; "    \
281                 "env exists secureboot && load ${devtype} "     \
282                         "${devnum}:${distro_bootpart} "         \
283                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
284                         "env exists secureboot "        \
285                         "&& esbc_validate ${scripthdraddr};"    \
286                 "source ${scriptaddr}\0"          \
287         "installer=load mmc 0:2 $load_addr "    \
288                 "/flex_installer_arm32.itb; "           \
289                 "bootm $load_addr#ls1021atwr\0" \
290         "qspi_bootcmd=echo Trying load from qspi..;"    \
291                 "sf probe && sf read $load_addr "       \
292                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
293         "nor_bootcmd=echo Trying load from nor..;"      \
294                 "cp.b $kernel_addr $load_addr "         \
295                 "$kernel_size && bootm $load_addr#$board\0"
296 #else
297 #define CONFIG_EXTRA_ENV_SETTINGS       \
298         "bootargs=root=/dev/ram0 rw console=ttyS0,115200 "      \
299                 "cma=64M@0x0-0xb0000000\0" \
300         "initrd_high=0xffffffff\0"      \
301         "fdt_addr=0x64f00000\0"         \
302         "kernel_addr=0x61000000\0"      \
303         "kernelheader_addr=0x60800000\0"        \
304         "scriptaddr=0x80000000\0"       \
305         "scripthdraddr=0x80080000\0"    \
306         "fdtheader_addr_r=0x80100000\0" \
307         "kernelheader_addr_r=0x80200000\0"      \
308         "kernel_addr_r=0x81000000\0"    \
309         "kernelheader_size=0x40000\0"   \
310         "fdt_addr_r=0x90000000\0"       \
311         "ramdisk_addr_r=0xa0000000\0"   \
312         "load_addr=0xa0000000\0"        \
313         "kernel_size=0x2800000\0"       \
314         "kernel_addr_sd=0x8000\0"       \
315         "kernel_size_sd=0x14000\0"      \
316         "kernelhdr_addr_sd=0x4000\0"            \
317         "kernelhdr_size_sd=0x10\0"              \
318         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
319         BOOTENV                         \
320         "boot_scripts=ls1021atwr_boot.scr\0"    \
321         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
322                 "scan_dev_for_boot_part="       \
323                         "part list ${devtype} ${devnum} devplist; "     \
324                         "env exists devplist || setenv devplist 1; "    \
325                         "for distro_bootpart in ${devplist}; do "       \
326                         "if fstype ${devtype} "                         \
327                                 "${devnum}:${distro_bootpart} "         \
328                                 "bootfstype; then "                     \
329                                 "run scan_dev_for_boot; "               \
330                         "fi; "                  \
331                 "done\0"                        \
332         "scan_dev_for_boot="                              \
333                 "echo Scanning ${devtype} "               \
334                                 "${devnum}:${distro_bootpart}...; "  \
335                 "for prefix in ${boot_prefixes}; do "     \
336                         "run scan_dev_for_scripts; "      \
337                 "done;"                                   \
338                 "\0"                                      \
339         "boot_a_script="                                  \
340                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
341                         "${scriptaddr} ${prefix}${script}; "    \
342                 "env exists secureboot && load ${devtype} "     \
343                         "${devnum}:${distro_bootpart} "         \
344                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
345                         "&& esbc_validate ${scripthdraddr};"    \
346                 "source ${scriptaddr}\0"          \
347         "qspi_bootcmd=echo Trying load from qspi..;"    \
348                 "sf probe && sf read $load_addr "       \
349                 "$kernel_addr $kernel_size; env exists secureboot "     \
350                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
351                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
352                 "bootm $load_addr#$board\0" \
353         "nor_bootcmd=echo Trying load from nor..;"      \
354                 "cp.b $kernel_addr $load_addr "         \
355                 "$kernel_size; env exists secureboot "  \
356                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
357                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
358                 "bootm $load_addr#$board\0"     \
359         "sd_bootcmd=echo Trying load from SD ..;"       \
360                 "mmcinfo && mmc read $load_addr "       \
361                 "$kernel_addr_sd $kernel_size_sd && "   \
362                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
363                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
364                 " && esbc_validate ${kernelheader_addr_r};"     \
365                 "bootm $load_addr#$board\0"
366 #endif
367
368 /*
369  * Miscellaneous configurable options
370  */
371 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
372
373 #define CONFIG_LS102XA_STREAM_ID
374
375 #define CONFIG_SYS_INIT_SP_OFFSET \
376         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
377 #define CONFIG_SYS_INIT_SP_ADDR \
378         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
379
380 #ifdef CONFIG_SPL_BUILD
381 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
382 #else
383 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
384 #endif
385
386 /*
387  * Environment
388  */
389
390 #include <asm/fsl_secure_boot.h>
391 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
392
393 #endif