2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #define CONFIG_ARMV7_PSCI_1_0
12 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
14 #define CONFIG_SYS_FSL_CLK
16 #define CONFIG_SKIP_LOWLEVEL_INIT
17 #define CONFIG_DEEP_SLEEP
20 * Size of malloc() pool
22 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
24 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
32 * EHCI Support - disbaled by default as
33 * there is no signal coming out of soc on
34 * this board for this controller. However,
35 * the silicon still has this controller,
36 * and anyone can use this controller by
37 * taking signals out on their board.
40 /*#define CONFIG_HAS_FSL_DR_USB*/
42 #ifdef CONFIG_HAS_FSL_DR_USB
43 #define CONFIG_USB_EHCI_FSL
44 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
47 /* XHCI Support - enabled by default */
48 #define CONFIG_HAS_FSL_XHCI_USB
50 #ifdef CONFIG_HAS_FSL_XHCI_USB
51 #define CONFIG_USB_XHCI_FSL
52 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
55 #define CONFIG_SYS_CLK_FREQ 100000000
56 #define CONFIG_DDR_CLK_FREQ 100000000
58 #define DDR_SDRAM_CFG 0x470c0008
59 #define DDR_CS0_BNDS 0x008000bf
60 #define DDR_CS0_CONFIG 0x80014302
61 #define DDR_TIMING_CFG_0 0x50550004
62 #define DDR_TIMING_CFG_1 0xbcb38c56
63 #define DDR_TIMING_CFG_2 0x0040d120
64 #define DDR_TIMING_CFG_3 0x010e1000
65 #define DDR_TIMING_CFG_4 0x00000001
66 #define DDR_TIMING_CFG_5 0x03401400
67 #define DDR_SDRAM_CFG_2 0x00401010
68 #define DDR_SDRAM_MODE 0x00061c60
69 #define DDR_SDRAM_MODE_2 0x00180000
70 #define DDR_SDRAM_INTERVAL 0x18600618
71 #define DDR_DDR_WRLVL_CNTL 0x8655f605
72 #define DDR_DDR_WRLVL_CNTL_2 0x05060607
73 #define DDR_DDR_WRLVL_CNTL_3 0x05050505
74 #define DDR_DDR_CDR1 0x80040000
75 #define DDR_DDR_CDR2 0x00000001
76 #define DDR_SDRAM_CLK_CNTL 0x02000000
77 #define DDR_DDR_ZQ_CNTL 0x89080600
78 #define DDR_CS0_CONFIG_2 0
79 #define DDR_SDRAM_CFG_MEM_EN 0x80000000
80 #define SDRAM_CFG2_D_INIT 0x00000010
81 #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
82 #define SDRAM_CFG2_FRC_SR 0x80000000
83 #define SDRAM_CFG_BI 0x00000001
85 #ifdef CONFIG_RAMBOOT_PBL
86 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
90 #ifdef CONFIG_SD_BOOT_QSPI
91 #define CONFIG_SYS_FSL_PBL_RCW \
92 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
94 #define CONFIG_SYS_FSL_PBL_RCW \
95 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
97 #define CONFIG_SPL_FRAMEWORK
99 #ifdef CONFIG_SECURE_BOOT
101 * HDR would be appended at end of image and copied to DDR along
104 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
105 #endif /* ifdef CONFIG_SECURE_BOOT */
107 #define CONFIG_SPL_TEXT_BASE 0x10000000
108 #define CONFIG_SPL_MAX_SIZE 0x1a000
109 #define CONFIG_SPL_STACK 0x1001d000
110 #define CONFIG_SPL_PAD_TO 0x1c000
111 #define CONFIG_SYS_TEXT_BASE 0x82000000
113 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
114 CONFIG_SYS_MONITOR_LEN)
115 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
116 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
117 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
119 #ifdef CONFIG_U_BOOT_HDR_SIZE
121 * HDR would be appended at end of image and copied to DDR along
122 * with U-Boot image. Here u-boot max. size is 512K. So if binary
123 * size increases then increase this size in case of secure boot as
124 * it uses raw u-boot image instead of fit image.
126 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
128 #define CONFIG_SYS_MONITOR_LEN 0x100000
129 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
132 #ifdef CONFIG_QSPI_BOOT
133 #define CONFIG_SYS_TEXT_BASE 0x40100000
136 #ifndef CONFIG_SYS_TEXT_BASE
137 #define CONFIG_SYS_TEXT_BASE 0x60100000
140 #define CONFIG_NR_DRAM_BANKS 1
141 #define PHYS_SDRAM 0x80000000
142 #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
144 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
145 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
147 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
148 !defined(CONFIG_QSPI_BOOT)
150 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
156 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
157 #define CONFIG_FSL_IFC
158 #define CONFIG_SYS_FLASH_BASE 0x60000000
159 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
161 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
162 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
163 CSPR_PORT_SIZE_16 | \
166 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
168 /* NOR Flash Timing Params */
169 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
171 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
172 FTIM0_NOR_TEADC(0x5) | \
173 FTIM0_NOR_TAVDS(0x0) | \
174 FTIM0_NOR_TEAHC(0x5))
175 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
176 FTIM1_NOR_TRAD_NOR(0x1A) | \
177 FTIM1_NOR_TSEQRAD_NOR(0x13))
178 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
179 FTIM2_NOR_TCH(0x4) | \
180 FTIM2_NOR_TWP(0x1c) | \
181 FTIM2_NOR_TWPH(0x0e))
182 #define CONFIG_SYS_NOR_FTIM3 0
184 #define CONFIG_FLASH_CFI_DRIVER
185 #define CONFIG_SYS_FLASH_CFI
186 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
187 #define CONFIG_SYS_FLASH_QUIET_TEST
188 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
190 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
191 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
192 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
193 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
195 #define CONFIG_SYS_FLASH_EMPTY_INFO
196 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
198 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
199 #define CONFIG_SYS_WRITE_SWAPPED_DATA
204 #define CONFIG_SYS_CPLD_BASE 0x7fb00000
205 #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
207 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
208 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
212 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
213 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
214 CSOR_NOR_NOR_MODE_AVD_NOR | \
217 /* CPLD Timing parameters for IFC GPCM */
218 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
219 FTIM0_GPCM_TEADC(0xf) | \
220 FTIM0_GPCM_TEAHC(0xf))
221 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
222 FTIM1_GPCM_TRAD(0x3f))
223 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
224 FTIM2_GPCM_TCH(0xf) | \
225 FTIM2_GPCM_TWP(0xff))
226 #define CONFIG_SYS_FPGA_FTIM3 0x0
227 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
228 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
229 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
230 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
231 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
232 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
233 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
234 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
235 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
236 #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
237 #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
238 #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
239 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
240 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
241 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
242 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
248 #define CONFIG_LPUART_32B_REG
250 #define CONFIG_CONS_INDEX 1
251 #define CONFIG_SYS_NS16550_SERIAL
252 #ifndef CONFIG_DM_SERIAL
253 #define CONFIG_SYS_NS16550_REG_SIZE 1
255 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
261 #define CONFIG_SYS_I2C
262 #define CONFIG_SYS_I2C_MXC
263 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
264 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
265 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
268 #define CONFIG_ID_EEPROM
269 #define CONFIG_SYS_I2C_EEPROM_NXID
270 #define CONFIG_SYS_EEPROM_BUS_NUM 1
271 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
272 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
273 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
274 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
279 #define CONFIG_FSL_ESDHC
282 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
284 #define QSPI0_AMBA_BASE 0x40000000
285 #define FSL_QSPI_FLASH_SIZE (1 << 24)
286 #define FSL_QSPI_FLASH_NUM 2
292 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
293 #define CONFIG_DM_SPI_FLASH
299 #ifdef CONFIG_VIDEO_FSL_DCU_FB
300 #define CONFIG_VIDEO_LOGO
301 #define CONFIG_VIDEO_BMP_LOGO
303 #define CONFIG_FSL_DCU_SII9022A
304 #define CONFIG_SYS_I2C_DVI_BUS_NUM 1
305 #define CONFIG_SYS_I2C_DVI_ADDR 0x39
311 #define CONFIG_TSEC_ENET
313 #ifdef CONFIG_TSEC_ENET
315 #define CONFIG_MII_DEFAULT_TSEC 1
316 #define CONFIG_TSEC1 1
317 #define CONFIG_TSEC1_NAME "eTSEC1"
318 #define CONFIG_TSEC2 1
319 #define CONFIG_TSEC2_NAME "eTSEC2"
320 #define CONFIG_TSEC3 1
321 #define CONFIG_TSEC3_NAME "eTSEC3"
323 #define TSEC1_PHY_ADDR 2
324 #define TSEC2_PHY_ADDR 0
325 #define TSEC3_PHY_ADDR 1
327 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
328 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
329 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
331 #define TSEC1_PHYIDX 0
332 #define TSEC2_PHYIDX 0
333 #define TSEC3_PHYIDX 0
335 #define CONFIG_ETHPRIME "eTSEC1"
337 #define CONFIG_PHY_ATHEROS
339 #define CONFIG_HAS_ETH0
340 #define CONFIG_HAS_ETH1
341 #define CONFIG_HAS_ETH2
345 #define CONFIG_PCIE1 /* PCIE controller 1 */
346 #define CONFIG_PCIE2 /* PCIE controller 2 */
349 #define CONFIG_PCI_SCAN_SHOW
352 #define CONFIG_CMDLINE_TAG
354 #define CONFIG_PEN_ADDR_BIG_ENDIAN
355 #define CONFIG_LAYERSCAPE_NS_ACCESS
356 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
357 #define COUNTER_FREQUENCY 12500000
359 #define CONFIG_HWCONFIG
360 #define HWCONFIG_BUFFER_SIZE 256
362 #define CONFIG_FSL_DEVICE_DISABLE
364 #include <config_distro_defaults.h>
365 #define BOOT_TARGET_DEVICES(func) \
368 #include <config_distro_bootcmd.h>
371 #define CONFIG_EXTRA_ENV_SETTINGS \
372 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
373 "initrd_high=0xffffffff\0" \
374 "fdt_high=0xffffffff\0" \
375 "fdt_addr=0x64f00000\0" \
376 "kernel_addr=0x65000000\0" \
377 "scriptaddr=0x80000000\0" \
378 "scripthdraddr=0x80080000\0" \
379 "fdtheader_addr_r=0x80100000\0" \
380 "kernelheader_addr_r=0x80200000\0" \
381 "kernel_addr_r=0x81000000\0" \
382 "fdt_addr_r=0x90000000\0" \
383 "ramdisk_addr_r=0xa0000000\0" \
384 "load_addr=0xa0000000\0" \
385 "kernel_size=0x2800000\0" \
387 "boot_scripts=ls1021atwr_boot.scr\0" \
388 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
389 "scan_dev_for_boot_part=" \
390 "part list ${devtype} ${devnum} devplist; " \
391 "env exists devplist || setenv devplist 1; " \
392 "for distro_bootpart in ${devplist}; do " \
393 "if fstype ${devtype} " \
394 "${devnum}:${distro_bootpart} " \
395 "bootfstype; then " \
396 "run scan_dev_for_boot; " \
399 "scan_dev_for_boot=" \
400 "echo Scanning ${devtype} " \
401 "${devnum}:${distro_bootpart}...; " \
402 "for prefix in ${boot_prefixes}; do " \
403 "run scan_dev_for_scripts; " \
407 "load ${devtype} ${devnum}:${distro_bootpart} " \
408 "${scriptaddr} ${prefix}${script}; " \
409 "env exists secureboot && load ${devtype} " \
410 "${devnum}:${distro_bootpart} " \
411 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
412 "&& esbc_validate ${scripthdraddr};" \
413 "source ${scriptaddr}\0" \
414 "installer=load mmc 0:2 $load_addr " \
415 "/flex_installer_arm32.itb; " \
416 "bootm $load_addr#ls1021atwr\0" \
417 "qspi_bootcmd=echo Trying load from qspi..;" \
418 "sf probe && sf read $load_addr " \
419 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
420 "nor_bootcmd=echo Trying load from nor..;" \
421 "cp.b $kernel_addr $load_addr " \
422 "$kernel_size && bootm $load_addr#$board\0"
424 #define CONFIG_EXTRA_ENV_SETTINGS \
425 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
426 "initrd_high=0xffffffff\0" \
427 "fdt_high=0xffffffff\0" \
428 "fdt_addr=0x64f00000\0" \
429 "kernel_addr=0x65000000\0" \
430 "scriptaddr=0x80000000\0" \
431 "scripthdraddr=0x80080000\0" \
432 "fdtheader_addr_r=0x80100000\0" \
433 "kernelheader_addr_r=0x80200000\0" \
434 "kernel_addr_r=0x81000000\0" \
435 "fdt_addr_r=0x90000000\0" \
436 "ramdisk_addr_r=0xa0000000\0" \
437 "load_addr=0xa0000000\0" \
438 "kernel_size=0x2800000\0" \
440 "boot_scripts=ls1021atwr_boot.scr\0" \
441 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
442 "scan_dev_for_boot_part=" \
443 "part list ${devtype} ${devnum} devplist; " \
444 "env exists devplist || setenv devplist 1; " \
445 "for distro_bootpart in ${devplist}; do " \
446 "if fstype ${devtype} " \
447 "${devnum}:${distro_bootpart} " \
448 "bootfstype; then " \
449 "run scan_dev_for_boot; " \
452 "scan_dev_for_boot=" \
453 "echo Scanning ${devtype} " \
454 "${devnum}:${distro_bootpart}...; " \
455 "for prefix in ${boot_prefixes}; do " \
456 "run scan_dev_for_scripts; " \
460 "load ${devtype} ${devnum}:${distro_bootpart} " \
461 "${scriptaddr} ${prefix}${script}; " \
462 "env exists secureboot && load ${devtype} " \
463 "${devnum}:${distro_bootpart} " \
464 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
465 "&& esbc_validate ${scripthdraddr};" \
466 "source ${scriptaddr}\0" \
467 "installer=load mmc 0:2 $load_addr " \
468 "/flex_installer_arm32.itb; " \
469 "bootm $load_addr#ls1021atwr\0" \
470 "qspi_bootcmd=echo Trying load from qspi..;" \
471 "sf probe && sf read $load_addr " \
472 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
473 "nor_bootcmd=echo Trying load from nor..;" \
474 "cp.b $kernel_addr $load_addr " \
475 "$kernel_size && bootm $load_addr#$board\0"
478 #undef CONFIG_BOOTCOMMAND
479 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
480 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
481 "&& esbc_halt; run qspi_bootcmd;"
483 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
484 "&& esbc_halt; run nor_bootcmd;"
487 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0"
490 * Miscellaneous configurable options
492 #define CONFIG_SYS_LONGHELP /* undef to save memory */
493 #define CONFIG_AUTO_COMPLETE
494 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
495 #define CONFIG_SYS_PBSIZE \
496 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
497 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
498 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
500 #define CONFIG_SYS_MEMTEST_START 0x80000000
501 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
503 #define CONFIG_SYS_LOAD_ADDR 0x82000000
505 #define CONFIG_LS102XA_STREAM_ID
507 #define CONFIG_SYS_INIT_SP_OFFSET \
508 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
509 #define CONFIG_SYS_INIT_SP_ADDR \
510 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
512 #ifdef CONFIG_SPL_BUILD
513 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
515 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
518 #define CONFIG_SYS_QE_FW_ADDR 0x60940000
523 #define CONFIG_ENV_OVERWRITE
525 #if defined(CONFIG_SD_BOOT)
526 #define CONFIG_ENV_OFFSET 0x300000
527 #define CONFIG_SYS_MMC_ENV_DEV 0
528 #define CONFIG_ENV_SIZE 0x20000
529 #elif defined(CONFIG_QSPI_BOOT)
530 #define CONFIG_ENV_SIZE 0x2000
531 #define CONFIG_ENV_OFFSET 0x300000
532 #define CONFIG_ENV_SECT_SIZE 0x10000
534 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
535 #define CONFIG_ENV_SIZE 0x20000
536 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
539 #define CONFIG_MISC_INIT_R
541 #include <asm/fsl_secure_boot.h>
542 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */