mmc: tmio: sdhi: HS400 manual adjustment
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 #define CONFIG_ARMV7_PSCI_1_0
10
11 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
12
13 #define CONFIG_SYS_FSL_CLK
14
15 #define CONFIG_SKIP_LOWLEVEL_INIT
16 #define CONFIG_DEEP_SLEEP
17
18 /*
19  * Size of malloc() pool
20  */
21 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
22
23 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
24 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
25
26 #define CONFIG_SYS_CLK_FREQ             100000000
27 #define CONFIG_DDR_CLK_FREQ             100000000
28
29 #define DDR_SDRAM_CFG                   0x470c0008
30 #define DDR_CS0_BNDS                    0x008000bf
31 #define DDR_CS0_CONFIG                  0x80014302
32 #define DDR_TIMING_CFG_0                0x50550004
33 #define DDR_TIMING_CFG_1                0xbcb38c56
34 #define DDR_TIMING_CFG_2                0x0040d120
35 #define DDR_TIMING_CFG_3                0x010e1000
36 #define DDR_TIMING_CFG_4                0x00000001
37 #define DDR_TIMING_CFG_5                0x03401400
38 #define DDR_SDRAM_CFG_2                 0x00401010
39 #define DDR_SDRAM_MODE                  0x00061c60
40 #define DDR_SDRAM_MODE_2                0x00180000
41 #define DDR_SDRAM_INTERVAL              0x18600618
42 #define DDR_DDR_WRLVL_CNTL              0x8655f605
43 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
44 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
45 #define DDR_DDR_CDR1                    0x80040000
46 #define DDR_DDR_CDR2                    0x00000001
47 #define DDR_SDRAM_CLK_CNTL              0x02000000
48 #define DDR_DDR_ZQ_CNTL                 0x89080600
49 #define DDR_CS0_CONFIG_2                0
50 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
51 #define SDRAM_CFG2_D_INIT               0x00000010
52 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
53 #define SDRAM_CFG2_FRC_SR               0x80000000
54 #define SDRAM_CFG_BI                    0x00000001
55
56 #ifdef CONFIG_RAMBOOT_PBL
57 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021atwr/ls102xa_pbi.cfg
58 #endif
59
60 #ifdef CONFIG_SD_BOOT
61 #ifdef CONFIG_SD_BOOT_QSPI
62 #define CONFIG_SYS_FSL_PBL_RCW  \
63         board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
64 #else
65 #define CONFIG_SYS_FSL_PBL_RCW  \
66         board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
67 #endif
68
69 #ifdef CONFIG_SECURE_BOOT
70 /*
71  * HDR would be appended at end of image and copied to DDR along
72  * with U-Boot image.
73  */
74 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
75 #endif /* ifdef CONFIG_SECURE_BOOT */
76
77 #define CONFIG_SPL_MAX_SIZE             0x1a000
78 #define CONFIG_SPL_STACK                0x1001d000
79 #define CONFIG_SPL_PAD_TO               0x1c000
80
81 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
82                 CONFIG_SYS_MONITOR_LEN)
83 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
84 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
85 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
86
87 #ifdef CONFIG_U_BOOT_HDR_SIZE
88 /*
89  * HDR would be appended at end of image and copied to DDR along
90  * with U-Boot image. Here u-boot max. size is 512K. So if binary
91  * size increases then increase this size in case of secure boot as
92  * it uses raw u-boot image instead of fit image.
93  */
94 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
95 #else
96 #define CONFIG_SYS_MONITOR_LEN          0x100000
97 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
98 #endif
99
100 #define PHYS_SDRAM                      0x80000000
101 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
102
103 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
104 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
105
106 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
107
108 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
109         !defined(CONFIG_QSPI_BOOT)
110 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
111 #endif
112
113 /*
114  * IFC Definitions
115  */
116 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
117 #define CONFIG_FSL_IFC
118 #define CONFIG_SYS_FLASH_BASE           0x60000000
119 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
120
121 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
122 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
123                                 CSPR_PORT_SIZE_16 | \
124                                 CSPR_MSEL_NOR | \
125                                 CSPR_V)
126 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
127
128 /* NOR Flash Timing Params */
129 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
130                                         CSOR_NOR_TRHZ_80)
131 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
132                                         FTIM0_NOR_TEADC(0x5) | \
133                                         FTIM0_NOR_TAVDS(0x0) | \
134                                         FTIM0_NOR_TEAHC(0x5))
135 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
136                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
137                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
138 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
139                                         FTIM2_NOR_TCH(0x4) | \
140                                         FTIM2_NOR_TWP(0x1c) | \
141                                         FTIM2_NOR_TWPH(0x0e))
142 #define CONFIG_SYS_NOR_FTIM3            0
143
144 #define CONFIG_SYS_FLASH_QUIET_TEST
145 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
146
147 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
148 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
149 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
150 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
151
152 #define CONFIG_SYS_FLASH_EMPTY_INFO
153 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
154
155 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
156 #define CONFIG_SYS_WRITE_SWAPPED_DATA
157 #endif
158
159 /* CPLD */
160
161 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
162 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
163
164 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
165 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
166                                         CSPR_PORT_SIZE_8 | \
167                                         CSPR_MSEL_GPCM | \
168                                         CSPR_V)
169 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
170 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
171                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
172                                         CSOR_NOR_TRHZ_80)
173
174 /* CPLD Timing parameters for IFC GPCM */
175 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
176                                         FTIM0_GPCM_TEADC(0xf) | \
177                                         FTIM0_GPCM_TEAHC(0xf))
178 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
179                                         FTIM1_GPCM_TRAD(0x3f))
180 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
181                                         FTIM2_GPCM_TCH(0xf) | \
182                                         FTIM2_GPCM_TWP(0xff))
183 #define CONFIG_SYS_FPGA_FTIM3           0x0
184 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
185 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
186 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
187 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
188 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
189 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
190 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
191 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
192 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
193 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
194 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
195 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
196 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
197 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
198 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
199 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
200
201 /*
202  * Serial Port
203  */
204 #ifdef CONFIG_LPUART
205 #define CONFIG_LPUART_32B_REG
206 #else
207 #define CONFIG_SYS_NS16550_SERIAL
208 #ifndef CONFIG_DM_SERIAL
209 #define CONFIG_SYS_NS16550_REG_SIZE     1
210 #endif
211 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
212 #endif
213
214 /*
215  * I2C
216  */
217 #define CONFIG_SYS_I2C
218 #define CONFIG_SYS_I2C_MXC
219 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
220 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
221 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
222
223 /* EEPROM */
224 #define CONFIG_ID_EEPROM
225 #define CONFIG_SYS_I2C_EEPROM_NXID
226 #define CONFIG_SYS_EEPROM_BUS_NUM               1
227 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
228 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
229 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
230 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
231
232 /*
233  * MMC
234  */
235
236 /* SPI */
237 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
238 /* QSPI */
239 #define QSPI0_AMBA_BASE                 0x40000000
240 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
241 #define FSL_QSPI_FLASH_NUM              2
242
243 /* DSPI */
244 #endif
245
246 /* DM SPI */
247 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
248 #define CONFIG_DM_SPI_FLASH
249 #endif
250
251 /*
252  * Video
253  */
254 #ifdef CONFIG_VIDEO_FSL_DCU_FB
255 #define CONFIG_VIDEO_LOGO
256 #define CONFIG_VIDEO_BMP_LOGO
257
258 #define CONFIG_FSL_DCU_SII9022A
259 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
260 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
261 #endif
262
263 /*
264  * eTSEC
265  */
266
267 #ifdef CONFIG_TSEC_ENET
268 #define CONFIG_MII_DEFAULT_TSEC         1
269 #define CONFIG_TSEC1                    1
270 #define CONFIG_TSEC1_NAME               "eTSEC1"
271 #define CONFIG_TSEC2                    1
272 #define CONFIG_TSEC2_NAME               "eTSEC2"
273 #define CONFIG_TSEC3                    1
274 #define CONFIG_TSEC3_NAME               "eTSEC3"
275
276 #define TSEC1_PHY_ADDR                  2
277 #define TSEC2_PHY_ADDR                  0
278 #define TSEC3_PHY_ADDR                  1
279
280 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
281 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
282 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
283
284 #define TSEC1_PHYIDX                    0
285 #define TSEC2_PHYIDX                    0
286 #define TSEC3_PHYIDX                    0
287
288 #define CONFIG_ETHPRIME                 "eTSEC1"
289
290 #define CONFIG_PHY_ATHEROS
291
292 #define CONFIG_HAS_ETH0
293 #define CONFIG_HAS_ETH1
294 #define CONFIG_HAS_ETH2
295 #endif
296
297 /* PCIe */
298 #define CONFIG_PCIE1            /* PCIE controller 1 */
299 #define CONFIG_PCIE2            /* PCIE controller 2 */
300
301 #ifdef CONFIG_PCI
302 #define CONFIG_PCI_SCAN_SHOW
303 #endif
304
305 #define CONFIG_CMDLINE_TAG
306
307 #define CONFIG_PEN_ADDR_BIG_ENDIAN
308 #define CONFIG_LAYERSCAPE_NS_ACCESS
309 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
310 #define COUNTER_FREQUENCY               12500000
311
312 #define CONFIG_HWCONFIG
313 #define HWCONFIG_BUFFER_SIZE            256
314
315 #define CONFIG_FSL_DEVICE_DISABLE
316
317 #define BOOT_TARGET_DEVICES(func) \
318         func(MMC, mmc, 0) \
319         func(USB, usb, 0) \
320         func(DHCP, dhcp, na)
321 #include <config_distro_bootcmd.h>
322
323 #ifdef CONFIG_LPUART
324 #define CONFIG_EXTRA_ENV_SETTINGS       \
325         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
326         "initrd_high=0xffffffff\0"      \
327         "fdt_high=0xffffffff\0"         \
328         "fdt_addr=0x64f00000\0"         \
329         "kernel_addr=0x65000000\0"      \
330         "scriptaddr=0x80000000\0"       \
331         "scripthdraddr=0x80080000\0"    \
332         "fdtheader_addr_r=0x80100000\0" \
333         "kernelheader_addr_r=0x80200000\0"      \
334         "kernel_addr_r=0x81000000\0"    \
335         "fdt_addr_r=0x90000000\0"       \
336         "ramdisk_addr_r=0xa0000000\0"   \
337         "load_addr=0xa0000000\0"        \
338         "kernel_size=0x2800000\0"       \
339         "kernel_addr_sd=0x8000\0"       \
340         "kernel_size_sd=0x14000\0"      \
341         BOOTENV                         \
342         "boot_scripts=ls1021atwr_boot.scr\0"    \
343         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
344                 "scan_dev_for_boot_part="       \
345                         "part list ${devtype} ${devnum} devplist; "     \
346                         "env exists devplist || setenv devplist 1; "    \
347                         "for distro_bootpart in ${devplist}; do "       \
348                         "if fstype ${devtype} "                         \
349                                 "${devnum}:${distro_bootpart} "         \
350                                 "bootfstype; then "                     \
351                                 "run scan_dev_for_boot; "               \
352                         "fi; "                  \
353                 "done\0"                        \
354         "scan_dev_for_boot="                              \
355                 "echo Scanning ${devtype} "               \
356                                 "${devnum}:${distro_bootpart}...; "  \
357                 "for prefix in ${boot_prefixes}; do "     \
358                         "run scan_dev_for_scripts; "      \
359                 "done;"                                   \
360                 "\0"                                      \
361         "boot_a_script="                                  \
362                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
363                         "${scriptaddr} ${prefix}${script}; "    \
364                 "env exists secureboot && load ${devtype} "     \
365                         "${devnum}:${distro_bootpart} "         \
366                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
367                         "&& esbc_validate ${scripthdraddr};"    \
368                 "source ${scriptaddr}\0"          \
369         "installer=load mmc 0:2 $load_addr "    \
370                 "/flex_installer_arm32.itb; "           \
371                 "bootm $load_addr#ls1021atwr\0" \
372         "qspi_bootcmd=echo Trying load from qspi..;"    \
373                 "sf probe && sf read $load_addr "       \
374                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
375         "nor_bootcmd=echo Trying load from nor..;"      \
376                 "cp.b $kernel_addr $load_addr "         \
377                 "$kernel_size && bootm $load_addr#$board\0"
378 #else
379 #define CONFIG_EXTRA_ENV_SETTINGS       \
380         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
381         "initrd_high=0xffffffff\0"      \
382         "fdt_high=0xffffffff\0"         \
383         "fdt_addr=0x64f00000\0"         \
384         "kernel_addr=0x61000000\0"      \
385         "kernelheader_addr=0x60800000\0"        \
386         "scriptaddr=0x80000000\0"       \
387         "scripthdraddr=0x80080000\0"    \
388         "fdtheader_addr_r=0x80100000\0" \
389         "kernelheader_addr_r=0x80200000\0"      \
390         "kernel_addr_r=0x81000000\0"    \
391         "kernelheader_size=0x40000\0"   \
392         "fdt_addr_r=0x90000000\0"       \
393         "ramdisk_addr_r=0xa0000000\0"   \
394         "load_addr=0xa0000000\0"        \
395         "kernel_size=0x2800000\0"       \
396         "kernel_addr_sd=0x8000\0"       \
397         "kernel_size_sd=0x14000\0"      \
398         "kernelhdr_addr_sd=0x4000\0"            \
399         "kernelhdr_size_sd=0x10\0"              \
400         BOOTENV                         \
401         "boot_scripts=ls1021atwr_boot.scr\0"    \
402         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
403                 "scan_dev_for_boot_part="       \
404                         "part list ${devtype} ${devnum} devplist; "     \
405                         "env exists devplist || setenv devplist 1; "    \
406                         "for distro_bootpart in ${devplist}; do "       \
407                         "if fstype ${devtype} "                         \
408                                 "${devnum}:${distro_bootpart} "         \
409                                 "bootfstype; then "                     \
410                                 "run scan_dev_for_boot; "               \
411                         "fi; "                  \
412                 "done\0"                        \
413         "scan_dev_for_boot="                              \
414                 "echo Scanning ${devtype} "               \
415                                 "${devnum}:${distro_bootpart}...; "  \
416                 "for prefix in ${boot_prefixes}; do "     \
417                         "run scan_dev_for_scripts; "      \
418                 "done;"                                   \
419                 "\0"                                      \
420         "boot_a_script="                                  \
421                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
422                         "${scriptaddr} ${prefix}${script}; "    \
423                 "env exists secureboot && load ${devtype} "     \
424                         "${devnum}:${distro_bootpart} "         \
425                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
426                         "&& esbc_validate ${scripthdraddr};"    \
427                 "source ${scriptaddr}\0"          \
428         "qspi_bootcmd=echo Trying load from qspi..;"    \
429                 "sf probe && sf read $load_addr "       \
430                 "$kernel_addr $kernel_size; env exists secureboot "     \
431                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
432                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
433                 "bootm $load_addr#$board\0" \
434         "nor_bootcmd=echo Trying load from nor..;"      \
435                 "cp.b $kernel_addr $load_addr "         \
436                 "$kernel_size; env exists secureboot "  \
437                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
438                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
439                 "bootm $load_addr#$board\0"     \
440         "sd_bootcmd=echo Trying load from SD ..;"       \
441                 "mmcinfo && mmc read $load_addr "       \
442                 "$kernel_addr_sd $kernel_size_sd && "   \
443                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
444                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
445                 " && esbc_validate ${kernelheader_addr_r};"     \
446                 "bootm $load_addr#$board\0"
447 #endif
448
449 #undef CONFIG_BOOTCOMMAND
450 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
451 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd"       \
452                            "env exists secureboot && esbc_halt"
453 #elif defined(CONFIG_SD_BOOT)
454 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "       \
455                            "env exists secureboot && esbc_halt;"
456 #else
457 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;"       \
458                            "env exists secureboot && esbc_halt;"
459 #endif
460
461 /*
462  * Miscellaneous configurable options
463  */
464
465 #define CONFIG_SYS_MEMTEST_START        0x80000000
466 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
467
468 #define CONFIG_SYS_LOAD_ADDR            0x82000000
469
470 #define CONFIG_LS102XA_STREAM_ID
471
472 #define CONFIG_SYS_INIT_SP_OFFSET \
473         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
474 #define CONFIG_SYS_INIT_SP_ADDR \
475         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
476
477 #ifdef CONFIG_SPL_BUILD
478 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
479 #else
480 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
481 #endif
482
483 #define CONFIG_SYS_QE_FW_ADDR     0x60940000
484
485 /*
486  * Environment
487  */
488 #define CONFIG_ENV_OVERWRITE
489
490 #if defined(CONFIG_SD_BOOT)
491 #define CONFIG_ENV_OFFSET               0x300000
492 #define CONFIG_SYS_MMC_ENV_DEV          0
493 #define CONFIG_ENV_SIZE                 0x20000
494 #elif defined(CONFIG_QSPI_BOOT)
495 #define CONFIG_ENV_SIZE                 0x2000
496 #define CONFIG_ENV_OFFSET               0x300000
497 #define CONFIG_ENV_SECT_SIZE            0x10000
498 #else
499 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x300000)
500 #define CONFIG_ENV_SIZE                 0x20000
501 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
502 #endif
503
504 #include <asm/fsl_secure_boot.h>
505 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
506
507 #endif