Convert CONFIG_SPL_STACK to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019, 2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
11 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
12
13 #define DDR_SDRAM_CFG                   0x470c0008
14 #define DDR_CS0_BNDS                    0x008000bf
15 #define DDR_CS0_CONFIG                  0x80014302
16 #define DDR_TIMING_CFG_0                0x50550004
17 #define DDR_TIMING_CFG_1                0xbcb38c56
18 #define DDR_TIMING_CFG_2                0x0040d120
19 #define DDR_TIMING_CFG_3                0x010e1000
20 #define DDR_TIMING_CFG_4                0x00000001
21 #define DDR_TIMING_CFG_5                0x03401400
22 #define DDR_SDRAM_CFG_2                 0x00401010
23 #define DDR_SDRAM_MODE                  0x00061c60
24 #define DDR_SDRAM_MODE_2                0x00180000
25 #define DDR_SDRAM_INTERVAL              0x18600618
26 #define DDR_DDR_WRLVL_CNTL              0x8655f605
27 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
28 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
29 #define DDR_DDR_CDR1                    0x80040000
30 #define DDR_DDR_CDR2                    0x00000001
31 #define DDR_SDRAM_CLK_CNTL              0x02000000
32 #define DDR_DDR_ZQ_CNTL                 0x89080600
33 #define DDR_CS0_CONFIG_2                0
34 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
35 #define SDRAM_CFG2_D_INIT               0x00000010
36 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
37 #define SDRAM_CFG2_FRC_SR               0x80000000
38 #define SDRAM_CFG_BI                    0x00000001
39
40 #ifdef CONFIG_SD_BOOT
41 #ifdef CONFIG_NXP_ESBC
42 /*
43  * HDR would be appended at end of image and copied to DDR along
44  * with U-Boot image.
45  */
46 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
47 #endif /* ifdef CONFIG_NXP_ESBC */
48
49 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
50                 CONFIG_SYS_MONITOR_LEN)
51 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
52 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
53
54 #ifdef CONFIG_U_BOOT_HDR_SIZE
55 /*
56  * HDR would be appended at end of image and copied to DDR along
57  * with U-Boot image. Here u-boot max. size is 512K. So if binary
58  * size increases then increase this size in case of secure boot as
59  * it uses raw u-boot image instead of fit image.
60  */
61 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
62 #else
63 #define CONFIG_SYS_MONITOR_LEN          0x100000
64 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
65 #endif
66
67 #define PHYS_SDRAM                      0x80000000
68 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
69
70 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
71 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
72
73 /*
74  * IFC Definitions
75  */
76 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
77 #define CONFIG_SYS_FLASH_BASE           0x60000000
78 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
79
80 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
81 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
82                                 CSPR_PORT_SIZE_16 | \
83                                 CSPR_MSEL_NOR | \
84                                 CSPR_V)
85 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
86
87 /* NOR Flash Timing Params */
88 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
89                                         CSOR_NOR_TRHZ_80)
90 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
91                                         FTIM0_NOR_TEADC(0x5) | \
92                                         FTIM0_NOR_TAVDS(0x0) | \
93                                         FTIM0_NOR_TEAHC(0x5))
94 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
95                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
96                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
97 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
98                                         FTIM2_NOR_TCH(0x4) | \
99                                         FTIM2_NOR_TWP(0x1c) | \
100                                         FTIM2_NOR_TWPH(0x0e))
101 #define CONFIG_SYS_NOR_FTIM3            0
102
103 #define CONFIG_SYS_FLASH_QUIET_TEST
104 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
105
106 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
107 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
108 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
109
110 #define CONFIG_SYS_FLASH_EMPTY_INFO
111 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
112
113 #define CONFIG_SYS_WRITE_SWAPPED_DATA
114 #endif
115
116 /* CPLD */
117
118 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
119 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
120
121 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
122 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
123                                         CSPR_PORT_SIZE_8 | \
124                                         CSPR_MSEL_GPCM | \
125                                         CSPR_V)
126 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
127 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
128                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
129                                         CSOR_NOR_TRHZ_80)
130
131 /* CPLD Timing parameters for IFC GPCM */
132 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
133                                         FTIM0_GPCM_TEADC(0xf) | \
134                                         FTIM0_GPCM_TEAHC(0xf))
135 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
136                                         FTIM1_GPCM_TRAD(0x3f))
137 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
138                                         FTIM2_GPCM_TCH(0xf) | \
139                                         FTIM2_GPCM_TWP(0xff))
140 #define CONFIG_SYS_FPGA_FTIM3           0x0
141 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
142 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
143 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
144 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
145 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
146 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
147 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
148 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
149 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
150 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
151 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
152 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
153 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
154 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
155 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
156 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
157
158 /*
159  * Serial Port
160  */
161 #ifndef CONFIG_LPUART
162 #define CONFIG_SYS_NS16550_SERIAL
163 #ifndef CONFIG_DM_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE     1
165 #endif
166 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
167 #endif
168
169 /*
170  * I2C
171  */
172
173 /* GPIO */
174
175 /* EEPROM */
176 #define CONFIG_SYS_I2C_EEPROM_NXID
177 #define CONFIG_SYS_EEPROM_BUS_NUM               1
178
179 /* PCIe */
180 #define CONFIG_PCIE1            /* PCIE controller 1 */
181 #define CONFIG_PCIE2            /* PCIE controller 2 */
182
183 #ifdef CONFIG_PCI
184 #define CONFIG_PCI_SCAN_SHOW
185 #endif
186
187 #define CONFIG_PEN_ADDR_BIG_ENDIAN
188 #define CONFIG_LAYERSCAPE_NS_ACCESS
189 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
190
191 #define CONFIG_HWCONFIG
192 #define HWCONFIG_BUFFER_SIZE            256
193
194 #define CONFIG_FSL_DEVICE_DISABLE
195
196 #define BOOT_TARGET_DEVICES(func) \
197         func(MMC, mmc, 0) \
198         func(USB, usb, 0) \
199         func(DHCP, dhcp, na)
200 #include <config_distro_bootcmd.h>
201
202 #ifdef CONFIG_LPUART
203 #define CONFIG_EXTRA_ENV_SETTINGS       \
204         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 "     \
205                 "cma=64M@0x0-0xb0000000\0" \
206         "initrd_high=0xffffffff\0"      \
207         "kernel_addr=0x65000000\0"      \
208         "scriptaddr=0x80000000\0"       \
209         "scripthdraddr=0x80080000\0"    \
210         "fdtheader_addr_r=0x80100000\0" \
211         "kernelheader_addr_r=0x80200000\0"      \
212         "kernel_addr_r=0x81000000\0"    \
213         "fdt_addr_r=0x90000000\0"       \
214         "ramdisk_addr_r=0xa0000000\0"   \
215         "load_addr=0xa0000000\0"        \
216         "kernel_size=0x2800000\0"       \
217         "kernel_addr_sd=0x8000\0"       \
218         "kernel_size_sd=0x14000\0"      \
219         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
220         BOOTENV                         \
221         "boot_scripts=ls1021atwr_boot.scr\0"    \
222         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
223                 "scan_dev_for_boot_part="       \
224                         "part list ${devtype} ${devnum} devplist; "     \
225                         "env exists devplist || setenv devplist 1; "    \
226                         "for distro_bootpart in ${devplist}; do "       \
227                         "if fstype ${devtype} "                         \
228                                 "${devnum}:${distro_bootpart} "         \
229                                 "bootfstype; then "                     \
230                                 "run scan_dev_for_boot; "               \
231                         "fi; "                  \
232                 "done\0"                        \
233         "scan_dev_for_boot="                              \
234                 "echo Scanning ${devtype} "               \
235                                 "${devnum}:${distro_bootpart}...; "  \
236                 "for prefix in ${boot_prefixes}; do "     \
237                         "run scan_dev_for_scripts; "      \
238                 "done;"                                   \
239                 "\0"                                      \
240         "boot_a_script="                                  \
241                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
242                         "${scriptaddr} ${prefix}${script}; "    \
243                 "env exists secureboot && load ${devtype} "     \
244                         "${devnum}:${distro_bootpart} "         \
245                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
246                         "env exists secureboot "        \
247                         "&& esbc_validate ${scripthdraddr};"    \
248                 "source ${scriptaddr}\0"          \
249         "installer=load mmc 0:2 $load_addr "    \
250                 "/flex_installer_arm32.itb; "           \
251                 "bootm $load_addr#ls1021atwr\0" \
252         "qspi_bootcmd=echo Trying load from qspi..;"    \
253                 "sf probe && sf read $load_addr "       \
254                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
255         "nor_bootcmd=echo Trying load from nor..;"      \
256                 "cp.b $kernel_addr $load_addr "         \
257                 "$kernel_size && bootm $load_addr#$board\0"
258 #else
259 #define CONFIG_EXTRA_ENV_SETTINGS       \
260         "bootargs=root=/dev/ram0 rw console=ttyS0,115200 "      \
261                 "cma=64M@0x0-0xb0000000\0" \
262         "initrd_high=0xffffffff\0"      \
263         "kernel_addr=0x61000000\0"      \
264         "kernelheader_addr=0x60800000\0"        \
265         "scriptaddr=0x80000000\0"       \
266         "scripthdraddr=0x80080000\0"    \
267         "fdtheader_addr_r=0x80100000\0" \
268         "kernelheader_addr_r=0x80200000\0"      \
269         "kernel_addr_r=0x81000000\0"    \
270         "kernelheader_size=0x40000\0"   \
271         "fdt_addr_r=0x90000000\0"       \
272         "ramdisk_addr_r=0xa0000000\0"   \
273         "load_addr=0xa0000000\0"        \
274         "kernel_size=0x2800000\0"       \
275         "kernel_addr_sd=0x8000\0"       \
276         "kernel_size_sd=0x14000\0"      \
277         "kernelhdr_addr_sd=0x4000\0"            \
278         "kernelhdr_size_sd=0x10\0"              \
279         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
280         BOOTENV                         \
281         "boot_scripts=ls1021atwr_boot.scr\0"    \
282         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
283                 "scan_dev_for_boot_part="       \
284                         "part list ${devtype} ${devnum} devplist; "     \
285                         "env exists devplist || setenv devplist 1; "    \
286                         "for distro_bootpart in ${devplist}; do "       \
287                         "if fstype ${devtype} "                         \
288                                 "${devnum}:${distro_bootpart} "         \
289                                 "bootfstype; then "                     \
290                                 "run scan_dev_for_boot; "               \
291                         "fi; "                  \
292                 "done\0"                        \
293         "scan_dev_for_boot="                              \
294                 "echo Scanning ${devtype} "               \
295                                 "${devnum}:${distro_bootpart}...; "  \
296                 "for prefix in ${boot_prefixes}; do "     \
297                         "run scan_dev_for_scripts; "      \
298                 "done;"                                   \
299                 "\0"                                      \
300         "boot_a_script="                                  \
301                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
302                         "${scriptaddr} ${prefix}${script}; "    \
303                 "env exists secureboot && load ${devtype} "     \
304                         "${devnum}:${distro_bootpart} "         \
305                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
306                         "&& esbc_validate ${scripthdraddr};"    \
307                 "source ${scriptaddr}\0"          \
308         "qspi_bootcmd=echo Trying load from qspi..;"    \
309                 "sf probe && sf read $load_addr "       \
310                 "$kernel_addr $kernel_size; env exists secureboot "     \
311                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
312                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
313                 "bootm $load_addr#$board\0" \
314         "nor_bootcmd=echo Trying load from nor..;"      \
315                 "cp.b $kernel_addr $load_addr "         \
316                 "$kernel_size; env exists secureboot "  \
317                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
318                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
319                 "bootm $load_addr#$board\0"     \
320         "sd_bootcmd=echo Trying load from SD ..;"       \
321                 "mmcinfo && mmc read $load_addr "       \
322                 "$kernel_addr_sd $kernel_size_sd && "   \
323                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
324                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
325                 " && esbc_validate ${kernelheader_addr_r};"     \
326                 "bootm $load_addr#$board\0"
327 #endif
328
329 /*
330  * Miscellaneous configurable options
331  */
332 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
333
334 #define CONFIG_LS102XA_STREAM_ID
335
336 /*
337  * Environment
338  */
339
340 #include <asm/fsl_secure_boot.h>
341 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
342
343 #endif