Merge branch '2022-12-07-Kconfig-migrations' into next
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019, 2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CFG_SYS_INIT_RAM_ADDR   OCRAM_BASE_ADDR
11 #define CFG_SYS_INIT_RAM_SIZE   OCRAM_SIZE
12
13 #define DDR_SDRAM_CFG                   0x470c0008
14 #define DDR_CS0_BNDS                    0x008000bf
15 #define DDR_CS0_CONFIG                  0x80014302
16 #define DDR_TIMING_CFG_0                0x50550004
17 #define DDR_TIMING_CFG_1                0xbcb38c56
18 #define DDR_TIMING_CFG_2                0x0040d120
19 #define DDR_TIMING_CFG_3                0x010e1000
20 #define DDR_TIMING_CFG_4                0x00000001
21 #define DDR_TIMING_CFG_5                0x03401400
22 #define DDR_SDRAM_CFG_2                 0x00401010
23 #define DDR_SDRAM_MODE                  0x00061c60
24 #define DDR_SDRAM_MODE_2                0x00180000
25 #define DDR_SDRAM_INTERVAL              0x18600618
26 #define DDR_DDR_WRLVL_CNTL              0x8655f605
27 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
28 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
29 #define DDR_DDR_CDR1                    0x80040000
30 #define DDR_DDR_CDR2                    0x00000001
31 #define DDR_SDRAM_CLK_CNTL              0x02000000
32 #define DDR_DDR_ZQ_CNTL                 0x89080600
33 #define DDR_CS0_CONFIG_2                0
34 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
35 #define SDRAM_CFG2_D_INIT               0x00000010
36 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
37 #define SDRAM_CFG2_FRC_SR               0x80000000
38 #define SDRAM_CFG_BI                    0x00000001
39
40 #ifdef CONFIG_SD_BOOT
41 #ifdef CONFIG_NXP_ESBC
42 /*
43  * HDR would be appended at end of image and copied to DDR along
44  * with U-Boot image.
45  */
46 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
47 #endif /* ifdef CONFIG_NXP_ESBC */
48
49 #ifdef CONFIG_U_BOOT_HDR_SIZE
50 /*
51  * HDR would be appended at end of image and copied to DDR along
52  * with U-Boot image. Here u-boot max. size is 512K. So if binary
53  * size increases then increase this size in case of secure boot as
54  * it uses raw u-boot image instead of fit image.
55  */
56 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
57 #endif
58
59 #define PHYS_SDRAM                      0x80000000
60 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
61
62 #define CFG_SYS_DDR_SDRAM_BASE      0x80000000UL
63 #define CFG_SYS_SDRAM_BASE          CFG_SYS_DDR_SDRAM_BASE
64
65 /*
66  * IFC Definitions
67  */
68 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
69 #define CFG_SYS_FLASH_BASE              0x60000000
70 #define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
71
72 #define CFG_SYS_NOR0_CSPR_EXT   (0x0)
73 #define CFG_SYS_NOR0_CSPR       (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
74                                 CSPR_PORT_SIZE_16 | \
75                                 CSPR_MSEL_NOR | \
76                                 CSPR_V)
77 #define CFG_SYS_NOR_AMASK               IFC_AMASK(128 * 1024 * 1024)
78
79 /* NOR Flash Timing Params */
80 #define CFG_SYS_NOR_CSOR                (CSOR_NOR_ADM_SHIFT(4) | \
81                                         CSOR_NOR_TRHZ_80)
82 #define CFG_SYS_NOR_FTIM0               (FTIM0_NOR_TACSE(0x4) | \
83                                         FTIM0_NOR_TEADC(0x5) | \
84                                         FTIM0_NOR_TAVDS(0x0) | \
85                                         FTIM0_NOR_TEAHC(0x5))
86 #define CFG_SYS_NOR_FTIM1               (FTIM1_NOR_TACO(0x35) | \
87                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
88                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
89 #define CFG_SYS_NOR_FTIM2               (FTIM2_NOR_TCS(0x4) | \
90                                         FTIM2_NOR_TCH(0x4) | \
91                                         FTIM2_NOR_TWP(0x1c) | \
92                                         FTIM2_NOR_TWPH(0x0e))
93 #define CFG_SYS_NOR_FTIM3               0
94
95 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
96
97 #define CFG_SYS_FLASH_BANKS_LIST        { CFG_SYS_FLASH_BASE_PHYS }
98
99 #define CFG_SYS_WRITE_SWAPPED_DATA
100 #endif
101
102 /* CPLD */
103
104 #define CFG_SYS_CPLD_BASE       0x7fb00000
105 #define CPLD_BASE_PHYS          CFG_SYS_CPLD_BASE
106
107 #define CFG_SYS_FPGA_CSPR_EXT        (0x0)
108 #define CFG_SYS_FPGA_CSPR               (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
109                                         CSPR_PORT_SIZE_8 | \
110                                         CSPR_MSEL_GPCM | \
111                                         CSPR_V)
112 #define CFG_SYS_FPGA_AMASK              IFC_AMASK(64 * 1024)
113 #define CFG_SYS_FPGA_CSOR               (CSOR_NOR_ADM_SHIFT(4) | \
114                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
115                                         CSOR_NOR_TRHZ_80)
116
117 /* CPLD Timing parameters for IFC GPCM */
118 #define CFG_SYS_FPGA_FTIM0              (FTIM0_GPCM_TACSE(0xf) | \
119                                         FTIM0_GPCM_TEADC(0xf) | \
120                                         FTIM0_GPCM_TEAHC(0xf))
121 #define CFG_SYS_FPGA_FTIM1              (FTIM1_GPCM_TACO(0xff) | \
122                                         FTIM1_GPCM_TRAD(0x3f))
123 #define CFG_SYS_FPGA_FTIM2              (FTIM2_GPCM_TCS(0xf) | \
124                                         FTIM2_GPCM_TCH(0xf) | \
125                                         FTIM2_GPCM_TWP(0xff))
126 #define CFG_SYS_FPGA_FTIM3           0x0
127 #define CFG_SYS_CSPR0_EXT               CFG_SYS_NOR0_CSPR_EXT
128 #define CFG_SYS_CSPR0           CFG_SYS_NOR0_CSPR
129 #define CFG_SYS_AMASK0          CFG_SYS_NOR_AMASK
130 #define CFG_SYS_CSOR0           CFG_SYS_NOR_CSOR
131 #define CFG_SYS_CS0_FTIM0               CFG_SYS_NOR_FTIM0
132 #define CFG_SYS_CS0_FTIM1               CFG_SYS_NOR_FTIM1
133 #define CFG_SYS_CS0_FTIM2               CFG_SYS_NOR_FTIM2
134 #define CFG_SYS_CS0_FTIM3               CFG_SYS_NOR_FTIM3
135 #define CFG_SYS_CSPR1_EXT               CFG_SYS_FPGA_CSPR_EXT
136 #define CFG_SYS_CSPR1           CFG_SYS_FPGA_CSPR
137 #define CFG_SYS_AMASK1          CFG_SYS_FPGA_AMASK
138 #define CFG_SYS_CSOR1           CFG_SYS_FPGA_CSOR
139 #define CFG_SYS_CS1_FTIM0               CFG_SYS_FPGA_FTIM0
140 #define CFG_SYS_CS1_FTIM1               CFG_SYS_FPGA_FTIM1
141 #define CFG_SYS_CS1_FTIM2               CFG_SYS_FPGA_FTIM2
142 #define CFG_SYS_CS1_FTIM3               CFG_SYS_FPGA_FTIM3
143
144 /*
145  * Serial Port
146  */
147 #ifndef CONFIG_LPUART
148 #define CFG_SYS_NS16550_CLK             get_serial_clock()
149 #endif
150
151 /*
152  * I2C
153  */
154
155 /* GPIO */
156
157 #define CONFIG_PEN_ADDR_BIG_ENDIAN
158 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
159
160 #define HWCONFIG_BUFFER_SIZE            256
161
162 #define BOOT_TARGET_DEVICES(func) \
163         func(MMC, mmc, 0) \
164         func(USB, usb, 0) \
165         func(DHCP, dhcp, na)
166 #include <config_distro_bootcmd.h>
167
168 #ifdef CONFIG_LPUART
169 #define CONFIG_EXTRA_ENV_SETTINGS       \
170         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 "     \
171                 "cma=64M@0x0-0xb0000000\0" \
172         "initrd_high=0xffffffff\0"      \
173         "kernel_addr=0x65000000\0"      \
174         "scriptaddr=0x80000000\0"       \
175         "scripthdraddr=0x80080000\0"    \
176         "fdtheader_addr_r=0x80100000\0" \
177         "kernelheader_addr_r=0x80200000\0"      \
178         "kernel_addr_r=0x81000000\0"    \
179         "fdt_addr_r=0x90000000\0"       \
180         "ramdisk_addr_r=0xa0000000\0"   \
181         "load_addr=0xa0000000\0"        \
182         "kernel_size=0x2800000\0"       \
183         "kernel_addr_sd=0x8000\0"       \
184         "kernel_size_sd=0x14000\0"      \
185         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
186         BOOTENV                         \
187         "boot_scripts=ls1021atwr_boot.scr\0"    \
188         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
189                 "scan_dev_for_boot_part="       \
190                         "part list ${devtype} ${devnum} devplist; "     \
191                         "env exists devplist || setenv devplist 1; "    \
192                         "for distro_bootpart in ${devplist}; do "       \
193                         "if fstype ${devtype} "                         \
194                                 "${devnum}:${distro_bootpart} "         \
195                                 "bootfstype; then "                     \
196                                 "run scan_dev_for_boot; "               \
197                         "fi; "                  \
198                 "done\0"                        \
199         "scan_dev_for_boot="                              \
200                 "echo Scanning ${devtype} "               \
201                                 "${devnum}:${distro_bootpart}...; "  \
202                 "for prefix in ${boot_prefixes}; do "     \
203                         "run scan_dev_for_scripts; "      \
204                 "done;"                                   \
205                 "\0"                                      \
206         "boot_a_script="                                  \
207                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
208                         "${scriptaddr} ${prefix}${script}; "    \
209                 "env exists secureboot && load ${devtype} "     \
210                         "${devnum}:${distro_bootpart} "         \
211                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
212                         "env exists secureboot "        \
213                         "&& esbc_validate ${scripthdraddr};"    \
214                 "source ${scriptaddr}\0"          \
215         "installer=load mmc 0:2 $load_addr "    \
216                 "/flex_installer_arm32.itb; "           \
217                 "bootm $load_addr#ls1021atwr\0" \
218         "qspi_bootcmd=echo Trying load from qspi..;"    \
219                 "sf probe && sf read $load_addr "       \
220                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
221         "nor_bootcmd=echo Trying load from nor..;"      \
222                 "cp.b $kernel_addr $load_addr "         \
223                 "$kernel_size && bootm $load_addr#$board\0"
224 #else
225 #define CONFIG_EXTRA_ENV_SETTINGS       \
226         "bootargs=root=/dev/ram0 rw console=ttyS0,115200 "      \
227                 "cma=64M@0x0-0xb0000000\0" \
228         "initrd_high=0xffffffff\0"      \
229         "kernel_addr=0x61000000\0"      \
230         "kernelheader_addr=0x60800000\0"        \
231         "scriptaddr=0x80000000\0"       \
232         "scripthdraddr=0x80080000\0"    \
233         "fdtheader_addr_r=0x80100000\0" \
234         "kernelheader_addr_r=0x80200000\0"      \
235         "kernel_addr_r=0x81000000\0"    \
236         "kernelheader_size=0x40000\0"   \
237         "fdt_addr_r=0x90000000\0"       \
238         "ramdisk_addr_r=0xa0000000\0"   \
239         "load_addr=0xa0000000\0"        \
240         "kernel_size=0x2800000\0"       \
241         "kernel_addr_sd=0x8000\0"       \
242         "kernel_size_sd=0x14000\0"      \
243         "kernelhdr_addr_sd=0x4000\0"            \
244         "kernelhdr_size_sd=0x10\0"              \
245         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
246         BOOTENV                         \
247         "boot_scripts=ls1021atwr_boot.scr\0"    \
248         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
249                 "scan_dev_for_boot_part="       \
250                         "part list ${devtype} ${devnum} devplist; "     \
251                         "env exists devplist || setenv devplist 1; "    \
252                         "for distro_bootpart in ${devplist}; do "       \
253                         "if fstype ${devtype} "                         \
254                                 "${devnum}:${distro_bootpart} "         \
255                                 "bootfstype; then "                     \
256                                 "run scan_dev_for_boot; "               \
257                         "fi; "                  \
258                 "done\0"                        \
259         "scan_dev_for_boot="                              \
260                 "echo Scanning ${devtype} "               \
261                                 "${devnum}:${distro_bootpart}...; "  \
262                 "for prefix in ${boot_prefixes}; do "     \
263                         "run scan_dev_for_scripts; "      \
264                 "done;"                                   \
265                 "\0"                                      \
266         "boot_a_script="                                  \
267                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
268                         "${scriptaddr} ${prefix}${script}; "    \
269                 "env exists secureboot && load ${devtype} "     \
270                         "${devnum}:${distro_bootpart} "         \
271                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
272                         "&& esbc_validate ${scripthdraddr};"    \
273                 "source ${scriptaddr}\0"          \
274         "qspi_bootcmd=echo Trying load from qspi..;"    \
275                 "sf probe && sf read $load_addr "       \
276                 "$kernel_addr $kernel_size; env exists secureboot "     \
277                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
278                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
279                 "bootm $load_addr#$board\0" \
280         "nor_bootcmd=echo Trying load from nor..;"      \
281                 "cp.b $kernel_addr $load_addr "         \
282                 "$kernel_size; env exists secureboot "  \
283                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
284                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
285                 "bootm $load_addr#$board\0"     \
286         "sd_bootcmd=echo Trying load from SD ..;"       \
287                 "mmcinfo && mmc read $load_addr "       \
288                 "$kernel_addr_sd $kernel_size_sd && "   \
289                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
290                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
291                 " && esbc_validate ${kernelheader_addr_r};"     \
292                 "bootm $load_addr#$board\0"
293 #endif
294
295 /*
296  * Miscellaneous configurable options
297  */
298 #define CFG_SYS_BOOTMAPSZ               (256 << 20)
299
300 /*
301  * Environment
302  */
303
304 #include <asm/fsl_secure_boot.h>
305
306 #endif