2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #define CONFIG_LS102XA
12 #define CONFIG_ARMV7_PSCI_1_0
14 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
16 #define CONFIG_SYS_FSL_CLK
18 #define CONFIG_SKIP_LOWLEVEL_INIT
19 #define CONFIG_BOARD_EARLY_INIT_F
20 #define CONFIG_DEEP_SLEEP
23 * Size of malloc() pool
25 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
27 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
28 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
35 * EHCI Support - disbaled by default as
36 * there is no signal coming out of soc on
37 * this board for this controller. However,
38 * the silicon still has this controller,
39 * and anyone can use this controller by
40 * taking signals out on their board.
43 /*#define CONFIG_HAS_FSL_DR_USB*/
45 #ifdef CONFIG_HAS_FSL_DR_USB
46 #define CONFIG_USB_EHCI
47 #define CONFIG_USB_EHCI_FSL
48 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
51 /* XHCI Support - enabled by default */
52 #define CONFIG_HAS_FSL_XHCI_USB
54 #ifdef CONFIG_HAS_FSL_XHCI_USB
55 #define CONFIG_USB_XHCI_FSL
56 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
57 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
61 * Generic Timer Definitions
63 #define GENERIC_TIMER_CLK 12500000
65 #define CONFIG_SYS_CLK_FREQ 100000000
66 #define CONFIG_DDR_CLK_FREQ 100000000
68 #define DDR_SDRAM_CFG 0x470c0008
69 #define DDR_CS0_BNDS 0x008000bf
70 #define DDR_CS0_CONFIG 0x80014302
71 #define DDR_TIMING_CFG_0 0x50550004
72 #define DDR_TIMING_CFG_1 0xbcb38c56
73 #define DDR_TIMING_CFG_2 0x0040d120
74 #define DDR_TIMING_CFG_3 0x010e1000
75 #define DDR_TIMING_CFG_4 0x00000001
76 #define DDR_TIMING_CFG_5 0x03401400
77 #define DDR_SDRAM_CFG_2 0x00401010
78 #define DDR_SDRAM_MODE 0x00061c60
79 #define DDR_SDRAM_MODE_2 0x00180000
80 #define DDR_SDRAM_INTERVAL 0x18600618
81 #define DDR_DDR_WRLVL_CNTL 0x8655f605
82 #define DDR_DDR_WRLVL_CNTL_2 0x05060607
83 #define DDR_DDR_WRLVL_CNTL_3 0x05050505
84 #define DDR_DDR_CDR1 0x80040000
85 #define DDR_DDR_CDR2 0x00000001
86 #define DDR_SDRAM_CLK_CNTL 0x02000000
87 #define DDR_DDR_ZQ_CNTL 0x89080600
88 #define DDR_CS0_CONFIG_2 0
89 #define DDR_SDRAM_CFG_MEM_EN 0x80000000
90 #define SDRAM_CFG2_D_INIT 0x00000010
91 #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
92 #define SDRAM_CFG2_FRC_SR 0x80000000
93 #define SDRAM_CFG_BI 0x00000001
95 #ifdef CONFIG_RAMBOOT_PBL
96 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
100 #ifdef CONFIG_SD_BOOT_QSPI
101 #define CONFIG_SYS_FSL_PBL_RCW \
102 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
104 #define CONFIG_SYS_FSL_PBL_RCW \
105 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
107 #define CONFIG_SPL_FRAMEWORK
108 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
110 #ifdef CONFIG_SECURE_BOOT
112 * HDR would be appended at end of image and copied to DDR along
115 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
116 #endif /* ifdef CONFIG_SECURE_BOOT */
118 #define CONFIG_SPL_TEXT_BASE 0x10000000
119 #define CONFIG_SPL_MAX_SIZE 0x1a000
120 #define CONFIG_SPL_STACK 0x1001d000
121 #define CONFIG_SPL_PAD_TO 0x1c000
122 #define CONFIG_SYS_TEXT_BASE 0x82000000
124 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
125 CONFIG_SYS_MONITOR_LEN)
126 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
127 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
128 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
130 #ifdef CONFIG_U_BOOT_HDR_SIZE
132 * HDR would be appended at end of image and copied to DDR along
133 * with U-Boot image. Here u-boot max. size is 512K. So if binary
134 * size increases then increase this size in case of secure boot as
135 * it uses raw u-boot image instead of fit image.
137 #define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
139 #define CONFIG_SYS_MONITOR_LEN 0x80000
140 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
143 #ifdef CONFIG_QSPI_BOOT
144 #define CONFIG_SYS_TEXT_BASE 0x40010000
147 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
148 #define CONFIG_SYS_NO_FLASH
151 #ifndef CONFIG_SYS_TEXT_BASE
152 #define CONFIG_SYS_TEXT_BASE 0x60100000
155 #define CONFIG_NR_DRAM_BANKS 1
156 #define PHYS_SDRAM 0x80000000
157 #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
159 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
160 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
162 #define CONFIG_FSL_CAAM /* Enable CAAM */
164 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
165 !defined(CONFIG_QSPI_BOOT)
172 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
173 #define CONFIG_FSL_IFC
174 #define CONFIG_SYS_FLASH_BASE 0x60000000
175 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
177 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
178 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
179 CSPR_PORT_SIZE_16 | \
182 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
184 /* NOR Flash Timing Params */
185 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
187 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
188 FTIM0_NOR_TEADC(0x5) | \
189 FTIM0_NOR_TAVDS(0x0) | \
190 FTIM0_NOR_TEAHC(0x5))
191 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
192 FTIM1_NOR_TRAD_NOR(0x1A) | \
193 FTIM1_NOR_TSEQRAD_NOR(0x13))
194 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
195 FTIM2_NOR_TCH(0x4) | \
196 FTIM2_NOR_TWP(0x1c) | \
197 FTIM2_NOR_TWPH(0x0e))
198 #define CONFIG_SYS_NOR_FTIM3 0
200 #define CONFIG_FLASH_CFI_DRIVER
201 #define CONFIG_SYS_FLASH_CFI
202 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
203 #define CONFIG_SYS_FLASH_QUIET_TEST
204 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
206 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
207 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
208 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
209 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
211 #define CONFIG_SYS_FLASH_EMPTY_INFO
212 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
214 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
215 #define CONFIG_SYS_WRITE_SWAPPED_DATA
220 #define CONFIG_SYS_CPLD_BASE 0x7fb00000
221 #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
223 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
224 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
228 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
229 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
230 CSOR_NOR_NOR_MODE_AVD_NOR | \
233 /* CPLD Timing parameters for IFC GPCM */
234 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
235 FTIM0_GPCM_TEADC(0xf) | \
236 FTIM0_GPCM_TEAHC(0xf))
237 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
238 FTIM1_GPCM_TRAD(0x3f))
239 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
240 FTIM2_GPCM_TCH(0xf) | \
241 FTIM2_GPCM_TWP(0xff))
242 #define CONFIG_SYS_FPGA_FTIM3 0x0
243 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
244 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
245 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
246 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
247 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
248 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
249 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
250 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
251 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
252 #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
253 #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
254 #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
255 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
256 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
257 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
258 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
264 #define CONFIG_LPUART_32B_REG
266 #define CONFIG_CONS_INDEX 1
267 #define CONFIG_SYS_NS16550_SERIAL
268 #ifndef CONFIG_DM_SERIAL
269 #define CONFIG_SYS_NS16550_REG_SIZE 1
271 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
274 #define CONFIG_BAUDRATE 115200
279 #define CONFIG_SYS_I2C
280 #define CONFIG_SYS_I2C_MXC
281 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
282 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
283 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
286 #define CONFIG_ID_EEPROM
287 #define CONFIG_SYS_I2C_EEPROM_NXID
288 #define CONFIG_SYS_EEPROM_BUS_NUM 1
289 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
290 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
291 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
292 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
298 #define CONFIG_FSL_ESDHC
299 #define CONFIG_GENERIC_MMC
301 #define CONFIG_DOS_PARTITION
304 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
306 #define QSPI0_AMBA_BASE 0x40000000
307 #define FSL_QSPI_FLASH_SIZE (1 << 24)
308 #define FSL_QSPI_FLASH_NUM 2
314 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
315 #define CONFIG_DM_SPI_FLASH
321 #define CONFIG_FSL_DCU_FB
323 #ifdef CONFIG_FSL_DCU_FB
324 #define CONFIG_CMD_BMP
325 #define CONFIG_VIDEO_LOGO
326 #define CONFIG_VIDEO_BMP_LOGO
328 #define CONFIG_FSL_DCU_SII9022A
329 #define CONFIG_SYS_I2C_DVI_BUS_NUM 1
330 #define CONFIG_SYS_I2C_DVI_ADDR 0x39
336 #define CONFIG_TSEC_ENET
338 #ifdef CONFIG_TSEC_ENET
340 #define CONFIG_MII_DEFAULT_TSEC 1
341 #define CONFIG_TSEC1 1
342 #define CONFIG_TSEC1_NAME "eTSEC1"
343 #define CONFIG_TSEC2 1
344 #define CONFIG_TSEC2_NAME "eTSEC2"
345 #define CONFIG_TSEC3 1
346 #define CONFIG_TSEC3_NAME "eTSEC3"
348 #define TSEC1_PHY_ADDR 2
349 #define TSEC2_PHY_ADDR 0
350 #define TSEC3_PHY_ADDR 1
352 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
353 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
354 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
356 #define TSEC1_PHYIDX 0
357 #define TSEC2_PHYIDX 0
358 #define TSEC3_PHYIDX 0
360 #define CONFIG_ETHPRIME "eTSEC1"
362 #define CONFIG_PHY_GIGE
363 #define CONFIG_PHYLIB
364 #define CONFIG_PHY_ATHEROS
366 #define CONFIG_HAS_ETH0
367 #define CONFIG_HAS_ETH1
368 #define CONFIG_HAS_ETH2
372 #define CONFIG_PCIE1 /* PCIE controller 1 */
373 #define CONFIG_PCIE2 /* PCIE controller 2 */
374 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
375 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
377 #define CONFIG_SYS_PCI_64BIT
379 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
380 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
381 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
382 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
384 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
385 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
386 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
388 #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
389 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
390 #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
393 #define CONFIG_PCI_SCAN_SHOW
394 #define CONFIG_CMD_PCI
397 #define CONFIG_CMDLINE_TAG
398 #define CONFIG_CMDLINE_EDITING
400 #define CONFIG_PEN_ADDR_BIG_ENDIAN
401 #define CONFIG_LAYERSCAPE_NS_ACCESS
402 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
403 #define CONFIG_TIMER_CLK_FREQ 12500000
405 #define CONFIG_HWCONFIG
406 #define HWCONFIG_BUFFER_SIZE 256
408 #define CONFIG_FSL_DEVICE_DISABLE
412 #define CONFIG_EXTRA_ENV_SETTINGS \
413 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
414 "initrd_high=0xffffffff\0" \
415 "fdt_high=0xffffffff\0"
417 #define CONFIG_EXTRA_ENV_SETTINGS \
418 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
419 "initrd_high=0xffffffff\0" \
420 "fdt_high=0xffffffff\0"
424 * Miscellaneous configurable options
426 #define CONFIG_SYS_LONGHELP /* undef to save memory */
427 #define CONFIG_AUTO_COMPLETE
428 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
429 #define CONFIG_SYS_PBSIZE \
430 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
431 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
432 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
434 #define CONFIG_SYS_MEMTEST_START 0x80000000
435 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
437 #define CONFIG_SYS_LOAD_ADDR 0x82000000
439 #define CONFIG_LS102XA_STREAM_ID
443 * The stack sizes are set up in start.S using the settings below
445 #define CONFIG_STACKSIZE (30 * 1024)
447 #define CONFIG_SYS_INIT_SP_OFFSET \
448 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
449 #define CONFIG_SYS_INIT_SP_ADDR \
450 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
452 #ifdef CONFIG_SPL_BUILD
453 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
455 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
458 #define CONFIG_SYS_QE_FW_ADDR 0x600c0000
463 #define CONFIG_ENV_OVERWRITE
465 #if defined(CONFIG_SD_BOOT)
466 #define CONFIG_ENV_OFFSET 0x100000
467 #define CONFIG_ENV_IS_IN_MMC
468 #define CONFIG_SYS_MMC_ENV_DEV 0
469 #define CONFIG_ENV_SIZE 0x20000
470 #elif defined(CONFIG_QSPI_BOOT)
471 #define CONFIG_ENV_IS_IN_SPI_FLASH
472 #define CONFIG_ENV_SIZE 0x2000
473 #define CONFIG_ENV_OFFSET 0x100000
474 #define CONFIG_ENV_SECT_SIZE 0x10000
476 #define CONFIG_ENV_IS_IN_FLASH
477 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
478 #define CONFIG_ENV_SIZE 0x20000
479 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
482 #define CONFIG_MISC_INIT_R
484 /* Hash command with SHA acceleration supported in hardware */
485 #ifdef CONFIG_FSL_CAAM
486 #define CONFIG_CMD_HASH
487 #define CONFIG_SHA_HW_ACCEL
490 #include <asm/fsl_secure_boot.h>
491 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */