Convert CONFIG_SYS_SPD_BUS_NUM to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
11 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
12
13 #ifdef CONFIG_SD_BOOT
14 #define CONFIG_SYS_MONITOR_LEN          0xc0000
15 #endif
16
17 #ifdef CONFIG_NAND_BOOT
18 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (400 << 10)
19 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
20 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
21
22 #define CONFIG_SYS_MONITOR_LEN          0x80000
23 #endif
24
25 #define SPD_EEPROM_ADDRESS              0x51
26
27 #ifndef CONFIG_SYS_FSL_DDR4
28 #define CONFIG_SYS_DDR_RAW_TIMING
29 #endif
30
31 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
32 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
33
34 #ifdef CONFIG_DDR_ECC
35 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
36 #endif
37
38 /*
39  * IFC Definitions
40  */
41 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
42 #define CONFIG_SYS_FLASH_BASE           0x60000000
43 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
44
45 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
46 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
47                                 CSPR_PORT_SIZE_16 | \
48                                 CSPR_MSEL_NOR | \
49                                 CSPR_V)
50 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
51 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
52                                 + 0x8000000) | \
53                                 CSPR_PORT_SIZE_16 | \
54                                 CSPR_MSEL_NOR | \
55                                 CSPR_V)
56 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
57
58 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
59                                         CSOR_NOR_TRHZ_80)
60 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
61                                         FTIM0_NOR_TEADC(0x5) | \
62                                         FTIM0_NOR_TEAHC(0x5))
63 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
64                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
65                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
66 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
67                                         FTIM2_NOR_TCH(0x4) | \
68                                         FTIM2_NOR_TWPH(0xe) | \
69                                         FTIM2_NOR_TWP(0x1c))
70 #define CONFIG_SYS_NOR_FTIM3            0
71
72 #define CONFIG_SYS_FLASH_QUIET_TEST
73 #define CONFIG_FLASH_SHOW_PROGRESS      45
74 #define CONFIG_SYS_WRITE_SWAPPED_DATA
75
76 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
77 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
78 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
79
80 #define CONFIG_SYS_FLASH_EMPTY_INFO
81 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
82                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
83
84 /*
85  * NAND Flash Definitions
86  */
87
88 #define CONFIG_SYS_NAND_BASE            0x7e800000
89 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
90
91 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
92
93 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
94                                 | CSPR_PORT_SIZE_8      \
95                                 | CSPR_MSEL_NAND        \
96                                 | CSPR_V)
97 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
98 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
99                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
100                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
101                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
102                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
103                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
104                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
105
106 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
107                                         FTIM0_NAND_TWP(0x18)   | \
108                                         FTIM0_NAND_TWCHT(0x7) | \
109                                         FTIM0_NAND_TWH(0xa))
110 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
111                                         FTIM1_NAND_TWBE(0x39)  | \
112                                         FTIM1_NAND_TRR(0xe)   | \
113                                         FTIM1_NAND_TRP(0x18))
114 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
115                                         FTIM2_NAND_TREH(0xa) | \
116                                         FTIM2_NAND_TWHRE(0x1e))
117 #define CONFIG_SYS_NAND_FTIM3           0x0
118
119 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
120 #define CONFIG_SYS_MAX_NAND_DEVICE      1
121 #endif
122
123 /*
124  * QIXIS Definitions
125  */
126
127 #ifdef CONFIG_FSL_QIXIS
128 #define QIXIS_BASE                      0x7fb00000
129 #define QIXIS_BASE_PHYS                 QIXIS_BASE
130 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
131 #define QIXIS_LBMAP_SWITCH              6
132 #define QIXIS_LBMAP_MASK                0x0f
133 #define QIXIS_LBMAP_SHIFT               0
134 #define QIXIS_LBMAP_DFLTBANK            0x00
135 #define QIXIS_LBMAP_ALTBANK             0x04
136 #define QIXIS_PWR_CTL                   0x21
137 #define QIXIS_PWR_CTL_POWEROFF          0x80
138 #define QIXIS_RST_CTL_RESET             0x44
139 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
140 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
141 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
142 #define QIXIS_CTL_SYS                   0x5
143 #define QIXIS_CTL_SYS_EVTSW_MASK        0x0c
144 #define QIXIS_CTL_SYS_EVTSW_IRQ         0x04
145 #define QIXIS_RST_FORCE_3               0x45
146 #define QIXIS_RST_FORCE_3_PCIESLOT1     0x80
147 #define QIXIS_PWR_CTL2                  0x21
148 #define QIXIS_PWR_CTL2_PCTL             0x2
149
150 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
151 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
152                                         CSPR_PORT_SIZE_8 | \
153                                         CSPR_MSEL_GPCM | \
154                                         CSPR_V)
155 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
156 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
157                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
158                                         CSOR_NOR_TRHZ_80)
159
160 /*
161  * QIXIS Timing parameters for IFC GPCM
162  */
163 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xe) | \
164                                         FTIM0_GPCM_TEADC(0xe) | \
165                                         FTIM0_GPCM_TEAHC(0xe))
166 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xe) | \
167                                         FTIM1_GPCM_TRAD(0x1f))
168 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xe) | \
169                                         FTIM2_GPCM_TCH(0xe) | \
170                                         FTIM2_GPCM_TWP(0xf0))
171 #define CONFIG_SYS_FPGA_FTIM3           0x0
172 #endif
173
174 #if defined(CONFIG_NAND_BOOT)
175 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
176 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
177 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
178 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
179 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
180 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
181 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
182 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
183 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
184 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
185 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
186 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
187 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
188 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
189 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
190 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
191 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
192 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
193 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
194 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
195 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
196 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
197 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
198 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
199 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
200 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
201 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
202 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
203 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
204 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
205 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
206 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
207 #else
208 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
209 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
210 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
211 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
212 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
213 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
214 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
215 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
216 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
217 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
218 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
219 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
220 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
221 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
222 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
223 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
224 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
225 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
226 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
227 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
228 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
229 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
230 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
231 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
232 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
233 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
234 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
235 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
236 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
237 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
238 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
239 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
240 #endif
241
242 /*
243  * Serial Port
244  */
245 #ifndef CONFIG_LPUART
246 #define CONFIG_SYS_NS16550_SERIAL
247 #ifndef CONFIG_DM_SERIAL
248 #define CONFIG_SYS_NS16550_REG_SIZE     1
249 #endif
250 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
251 #endif
252
253 /*
254  * I2C
255  */
256
257 /* GPIO */
258
259 /* EEPROM */
260 #define CONFIG_SYS_I2C_EEPROM_NXID
261 #define CONFIG_SYS_EEPROM_BUS_NUM               0
262
263 /*
264  * I2C bus multiplexer
265  */
266 #define I2C_MUX_PCA_ADDR_PRI            0x77
267 #define I2C_MUX_CH_DEFAULT              0x8
268 #define I2C_MUX_CH_CH7301               0xC
269
270 /*
271  * MMC
272  */
273
274 /*
275  * eTSEC
276  */
277
278 #ifdef CONFIG_TSEC_ENET
279 #define CONFIG_MII_DEFAULT_TSEC         3
280 #define CONFIG_TSEC1                    1
281 #define CONFIG_TSEC1_NAME               "eTSEC1"
282 #define CONFIG_TSEC2                    1
283 #define CONFIG_TSEC2_NAME               "eTSEC2"
284 #define CONFIG_TSEC3                    1
285 #define CONFIG_TSEC3_NAME               "eTSEC3"
286
287 #define TSEC1_PHY_ADDR                  1
288 #define TSEC2_PHY_ADDR                  2
289 #define TSEC3_PHY_ADDR                  3
290
291 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
292 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
293 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
294
295 #define TSEC1_PHYIDX                    0
296 #define TSEC2_PHYIDX                    0
297 #define TSEC3_PHYIDX                    0
298
299 #define CONFIG_FSL_SGMII_RISER          1
300 #define SGMII_RISER_PHY_OFFSET          0x1b
301
302 #ifdef CONFIG_FSL_SGMII_RISER
303 #define CONFIG_SYS_TBIPA_VALUE          8
304 #endif
305
306 #endif
307
308 /* PCIe */
309 #define CONFIG_PCIE1            /* PCIE controller 1 */
310 #define CONFIG_PCIE2            /* PCIE controller 2 */
311
312 #ifdef CONFIG_PCI
313 #define CONFIG_PCI_SCAN_SHOW
314 #endif
315
316 #define CONFIG_PEN_ADDR_BIG_ENDIAN
317 #define CONFIG_LAYERSCAPE_NS_ACCESS
318 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
319
320 #define CONFIG_HWCONFIG
321 #define HWCONFIG_BUFFER_SIZE            256
322
323 #define CONFIG_FSL_DEVICE_DISABLE
324
325 #ifdef CONFIG_LPUART
326 #define CONFIG_EXTRA_ENV_SETTINGS       \
327         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
328         "initrd_high=0xffffffff\0"      \
329         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
330 #else
331 #define CONFIG_EXTRA_ENV_SETTINGS       \
332         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
333         "initrd_high=0xffffffff\0"      \
334         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
335 #endif
336
337 /*
338  * Miscellaneous configurable options
339  */
340 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
341
342 #define CONFIG_LS102XA_STREAM_ID
343
344 /*
345  * Environment
346  */
347
348 #include <asm/fsl_secure_boot.h>
349 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
350
351 #endif