1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12 #define CONFIG_DEEP_SLEEP
14 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
15 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
17 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
18 #define CONFIG_QIXIS_I2C_ACCESS
22 #define CONFIG_SPL_MAX_SIZE 0x1a000
23 #define CONFIG_SPL_STACK 0x1001d000
24 #define CONFIG_SPL_PAD_TO 0x1c000
26 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
27 CONFIG_SYS_MONITOR_LEN)
28 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
29 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
30 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
31 #define CONFIG_SYS_MONITOR_LEN 0xc0000
34 #ifdef CONFIG_NAND_BOOT
35 #define CONFIG_SPL_MAX_SIZE 0x1a000
36 #define CONFIG_SPL_STACK 0x1001d000
37 #define CONFIG_SPL_PAD_TO 0x1c000
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
41 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
43 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
44 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
45 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
46 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
47 #define CONFIG_SYS_MONITOR_LEN 0x80000
50 #define SPD_EEPROM_ADDRESS 0x51
51 #define CONFIG_SYS_SPD_BUS_NUM 0
53 #ifndef CONFIG_SYS_FSL_DDR4
54 #define CONFIG_SYS_DDR_RAW_TIMING
56 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
57 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
59 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
60 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
63 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
69 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
70 #define CONFIG_SYS_FLASH_BASE 0x60000000
71 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
73 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
74 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
78 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
79 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
84 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
86 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
88 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
89 FTIM0_NOR_TEADC(0x5) | \
91 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
92 FTIM1_NOR_TRAD_NOR(0x1a) | \
93 FTIM1_NOR_TSEQRAD_NOR(0x13))
94 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
95 FTIM2_NOR_TCH(0x4) | \
96 FTIM2_NOR_TWPH(0xe) | \
98 #define CONFIG_SYS_NOR_FTIM3 0
100 #define CONFIG_SYS_FLASH_QUIET_TEST
101 #define CONFIG_FLASH_SHOW_PROGRESS 45
102 #define CONFIG_SYS_WRITE_SWAPPED_DATA
104 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
105 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
106 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
108 #define CONFIG_SYS_FLASH_EMPTY_INFO
109 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
110 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
113 * NAND Flash Definitions
116 #define CONFIG_SYS_NAND_BASE 0x7e800000
117 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
119 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
121 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
125 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
126 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
127 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
128 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
129 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
130 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
131 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
132 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
134 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
135 FTIM0_NAND_TWP(0x18) | \
136 FTIM0_NAND_TWCHT(0x7) | \
138 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
139 FTIM1_NAND_TWBE(0x39) | \
140 FTIM1_NAND_TRR(0xe) | \
141 FTIM1_NAND_TRP(0x18))
142 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
143 FTIM2_NAND_TREH(0xa) | \
144 FTIM2_NAND_TWHRE(0x1e))
145 #define CONFIG_SYS_NAND_FTIM3 0x0
147 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
148 #define CONFIG_SYS_MAX_NAND_DEVICE 1
154 #define CONFIG_FSL_QIXIS
156 #ifdef CONFIG_FSL_QIXIS
157 #define QIXIS_BASE 0x7fb00000
158 #define QIXIS_BASE_PHYS QIXIS_BASE
159 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
160 #define QIXIS_LBMAP_SWITCH 6
161 #define QIXIS_LBMAP_MASK 0x0f
162 #define QIXIS_LBMAP_SHIFT 0
163 #define QIXIS_LBMAP_DFLTBANK 0x00
164 #define QIXIS_LBMAP_ALTBANK 0x04
165 #define QIXIS_PWR_CTL 0x21
166 #define QIXIS_PWR_CTL_POWEROFF 0x80
167 #define QIXIS_RST_CTL_RESET 0x44
168 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
169 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
170 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
171 #define QIXIS_CTL_SYS 0x5
172 #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
173 #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
174 #define QIXIS_RST_FORCE_3 0x45
175 #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
176 #define QIXIS_PWR_CTL2 0x21
177 #define QIXIS_PWR_CTL2_PCTL 0x2
179 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
180 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
184 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
185 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
186 CSOR_NOR_NOR_MODE_AVD_NOR | \
190 * QIXIS Timing parameters for IFC GPCM
192 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
193 FTIM0_GPCM_TEADC(0xe) | \
194 FTIM0_GPCM_TEAHC(0xe))
195 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
196 FTIM1_GPCM_TRAD(0x1f))
197 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
198 FTIM2_GPCM_TCH(0xe) | \
199 FTIM2_GPCM_TWP(0xf0))
200 #define CONFIG_SYS_FPGA_FTIM3 0x0
203 #if defined(CONFIG_NAND_BOOT)
204 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
205 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
206 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
207 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
208 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
209 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
210 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
211 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
212 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
213 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
214 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
215 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
216 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
217 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
218 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
219 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
220 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
221 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
222 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
223 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
224 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
225 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
226 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
227 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
228 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
229 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
230 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
231 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
232 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
233 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
234 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
235 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
237 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
238 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
239 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
240 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
241 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
242 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
243 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
244 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
245 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
246 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
247 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
248 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
249 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
250 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
251 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
252 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
253 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
254 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
255 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
256 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
257 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
258 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
259 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
260 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
261 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
262 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
263 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
264 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
265 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
266 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
267 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
268 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
275 #define CONFIG_LPUART_32B_REG
277 #define CONFIG_SYS_NS16550_SERIAL
278 #ifndef CONFIG_DM_SERIAL
279 #define CONFIG_SYS_NS16550_REG_SIZE 1
281 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
291 #define CONFIG_SYS_I2C_EEPROM_NXID
292 #define CONFIG_SYS_EEPROM_BUS_NUM 0
295 * I2C bus multiplexer
297 #define I2C_MUX_PCA_ADDR_PRI 0x77
298 #define I2C_MUX_CH_DEFAULT 0x8
299 #define I2C_MUX_CH_CH7301 0xC
308 #ifdef CONFIG_VIDEO_FSL_DCU_FB
309 #define CONFIG_VIDEO_BMP_LOGO
311 #define CONFIG_FSL_DIU_CH7301
312 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
313 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
314 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
321 #ifdef CONFIG_TSEC_ENET
322 #define CONFIG_MII_DEFAULT_TSEC 3
323 #define CONFIG_TSEC1 1
324 #define CONFIG_TSEC1_NAME "eTSEC1"
325 #define CONFIG_TSEC2 1
326 #define CONFIG_TSEC2_NAME "eTSEC2"
327 #define CONFIG_TSEC3 1
328 #define CONFIG_TSEC3_NAME "eTSEC3"
330 #define TSEC1_PHY_ADDR 1
331 #define TSEC2_PHY_ADDR 2
332 #define TSEC3_PHY_ADDR 3
334 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
335 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
336 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
338 #define TSEC1_PHYIDX 0
339 #define TSEC2_PHYIDX 0
340 #define TSEC3_PHYIDX 0
342 #define CONFIG_ETHPRIME "eTSEC1"
344 #define CONFIG_HAS_ETH0
345 #define CONFIG_HAS_ETH1
346 #define CONFIG_HAS_ETH2
348 #define CONFIG_FSL_SGMII_RISER 1
349 #define SGMII_RISER_PHY_OFFSET 0x1b
351 #ifdef CONFIG_FSL_SGMII_RISER
352 #define CONFIG_SYS_TBIPA_VALUE 8
358 #define CONFIG_PCIE1 /* PCIE controller 1 */
359 #define CONFIG_PCIE2 /* PCIE controller 2 */
362 #define CONFIG_PCI_SCAN_SHOW
365 #define CONFIG_PEN_ADDR_BIG_ENDIAN
366 #define CONFIG_LAYERSCAPE_NS_ACCESS
367 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
368 #define COUNTER_FREQUENCY 12500000
370 #define CONFIG_HWCONFIG
371 #define HWCONFIG_BUFFER_SIZE 256
373 #define CONFIG_FSL_DEVICE_DISABLE
376 #define CONFIG_EXTRA_ENV_SETTINGS \
377 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
378 "initrd_high=0xffffffff\0" \
379 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
381 #define CONFIG_EXTRA_ENV_SETTINGS \
382 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
383 "initrd_high=0xffffffff\0" \
384 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
388 * Miscellaneous configurable options
390 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
392 #define CONFIG_LS102XA_STREAM_ID
394 #define CONFIG_SYS_INIT_SP_OFFSET \
395 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
396 #define CONFIG_SYS_INIT_SP_ADDR \
397 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
399 #ifdef CONFIG_SPL_BUILD
400 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
402 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
409 #include <asm/fsl_secure_boot.h>
410 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */