MIPS: convert CONFIG_SYS_MIPS_TIMER_FREQ to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
11 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
12
13 #ifdef CONFIG_SD_BOOT
14 #define CONFIG_SYS_MONITOR_LEN          0xc0000
15 #endif
16
17 #ifdef CONFIG_NAND_BOOT
18 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (400 << 10)
19 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_TEXT_BASE
20 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_TEXT_BASE
21
22 #define CONFIG_SYS_MONITOR_LEN          0x80000
23 #endif
24
25 #define SPD_EEPROM_ADDRESS              0x51
26
27 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
28 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
29
30 #ifdef CONFIG_DDR_ECC
31 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
32 #endif
33
34 /*
35  * IFC Definitions
36  */
37 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
38 #define CONFIG_SYS_FLASH_BASE           0x60000000
39 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
40
41 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
42 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
43                                 CSPR_PORT_SIZE_16 | \
44                                 CSPR_MSEL_NOR | \
45                                 CSPR_V)
46 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
47 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
48                                 + 0x8000000) | \
49                                 CSPR_PORT_SIZE_16 | \
50                                 CSPR_MSEL_NOR | \
51                                 CSPR_V)
52 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
53
54 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
55                                         CSOR_NOR_TRHZ_80)
56 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
57                                         FTIM0_NOR_TEADC(0x5) | \
58                                         FTIM0_NOR_TEAHC(0x5))
59 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
60                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
61                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
62 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
63                                         FTIM2_NOR_TCH(0x4) | \
64                                         FTIM2_NOR_TWPH(0xe) | \
65                                         FTIM2_NOR_TWP(0x1c))
66 #define CONFIG_SYS_NOR_FTIM3            0
67
68 #define CONFIG_FLASH_SHOW_PROGRESS      45
69 #define CONFIG_SYS_WRITE_SWAPPED_DATA
70
71 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
72                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
73
74 /*
75  * NAND Flash Definitions
76  */
77
78 #define CONFIG_SYS_NAND_BASE            0x7e800000
79 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
80
81 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
82
83 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
84                                 | CSPR_PORT_SIZE_8      \
85                                 | CSPR_MSEL_NAND        \
86                                 | CSPR_V)
87 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
88 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
89                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
90                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
91                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
92                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
93                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
94                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
95
96 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
97                                         FTIM0_NAND_TWP(0x18)   | \
98                                         FTIM0_NAND_TWCHT(0x7) | \
99                                         FTIM0_NAND_TWH(0xa))
100 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
101                                         FTIM1_NAND_TWBE(0x39)  | \
102                                         FTIM1_NAND_TRR(0xe)   | \
103                                         FTIM1_NAND_TRP(0x18))
104 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
105                                         FTIM2_NAND_TREH(0xa) | \
106                                         FTIM2_NAND_TWHRE(0x1e))
107 #define CONFIG_SYS_NAND_FTIM3           0x0
108
109 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
110 #define CONFIG_SYS_MAX_NAND_DEVICE      1
111 #endif
112
113 /*
114  * QIXIS Definitions
115  */
116
117 #ifdef CONFIG_FSL_QIXIS
118 #define QIXIS_BASE                      0x7fb00000
119 #define QIXIS_BASE_PHYS                 QIXIS_BASE
120 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
121 #define QIXIS_LBMAP_SWITCH              6
122 #define QIXIS_LBMAP_MASK                0x0f
123 #define QIXIS_LBMAP_SHIFT               0
124 #define QIXIS_LBMAP_DFLTBANK            0x00
125 #define QIXIS_LBMAP_ALTBANK             0x04
126 #define QIXIS_PWR_CTL                   0x21
127 #define QIXIS_PWR_CTL_POWEROFF          0x80
128 #define QIXIS_RST_CTL_RESET             0x44
129 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
130 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
131 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
132 #define QIXIS_CTL_SYS                   0x5
133 #define QIXIS_CTL_SYS_EVTSW_MASK        0x0c
134 #define QIXIS_CTL_SYS_EVTSW_IRQ         0x04
135 #define QIXIS_RST_FORCE_3               0x45
136 #define QIXIS_RST_FORCE_3_PCIESLOT1     0x80
137 #define QIXIS_PWR_CTL2                  0x21
138 #define QIXIS_PWR_CTL2_PCTL             0x2
139
140 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
141 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
142                                         CSPR_PORT_SIZE_8 | \
143                                         CSPR_MSEL_GPCM | \
144                                         CSPR_V)
145 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
146 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
147                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
148                                         CSOR_NOR_TRHZ_80)
149
150 /*
151  * QIXIS Timing parameters for IFC GPCM
152  */
153 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xe) | \
154                                         FTIM0_GPCM_TEADC(0xe) | \
155                                         FTIM0_GPCM_TEAHC(0xe))
156 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xe) | \
157                                         FTIM1_GPCM_TRAD(0x1f))
158 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xe) | \
159                                         FTIM2_GPCM_TCH(0xe) | \
160                                         FTIM2_GPCM_TWP(0xf0))
161 #define CONFIG_SYS_FPGA_FTIM3           0x0
162 #endif
163
164 #if defined(CONFIG_NAND_BOOT)
165 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
166 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
167 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
168 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
169 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
170 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
171 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
172 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
173 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
174 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
175 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
176 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
177 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
178 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
179 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
180 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
181 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
182 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
183 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
184 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
185 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
186 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
187 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
188 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
189 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
190 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
191 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
192 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
193 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
194 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
195 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
196 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
197 #else
198 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
199 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
200 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
201 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
202 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
203 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
204 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
205 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
206 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
207 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
208 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
209 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
210 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
211 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
212 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
213 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
214 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
215 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
216 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
217 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
218 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
219 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
220 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
221 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
222 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
223 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
224 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
225 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
226 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
227 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
228 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
229 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
230 #endif
231
232 /*
233  * Serial Port
234  */
235 #ifndef CONFIG_LPUART
236 #define CONFIG_SYS_NS16550_SERIAL
237 #ifndef CONFIG_DM_SERIAL
238 #define CONFIG_SYS_NS16550_REG_SIZE     1
239 #endif
240 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
241 #endif
242
243 /*
244  * I2C
245  */
246
247 /* GPIO */
248
249 /*
250  * I2C bus multiplexer
251  */
252 #define I2C_MUX_PCA_ADDR_PRI            0x77
253 #define I2C_MUX_CH_DEFAULT              0x8
254 #define I2C_MUX_CH_CH7301               0xC
255
256 /*
257  * MMC
258  */
259
260 /*
261  * eTSEC
262  */
263
264 #ifdef CONFIG_TSEC_ENET
265 #define CONFIG_MII_DEFAULT_TSEC         3
266 #define CONFIG_TSEC1                    1
267 #define CONFIG_TSEC1_NAME               "eTSEC1"
268 #define CONFIG_TSEC2                    1
269 #define CONFIG_TSEC2_NAME               "eTSEC2"
270 #define CONFIG_TSEC3                    1
271 #define CONFIG_TSEC3_NAME               "eTSEC3"
272
273 #define TSEC1_PHY_ADDR                  1
274 #define TSEC2_PHY_ADDR                  2
275 #define TSEC3_PHY_ADDR                  3
276
277 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
278 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
279 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
280
281 #define TSEC1_PHYIDX                    0
282 #define TSEC2_PHYIDX                    0
283 #define TSEC3_PHYIDX                    0
284 #endif
285
286 #define CONFIG_PEN_ADDR_BIG_ENDIAN
287 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
288
289 #define CONFIG_HWCONFIG
290 #define HWCONFIG_BUFFER_SIZE            256
291
292 #define CONFIG_FSL_DEVICE_DISABLE
293
294 #ifdef CONFIG_LPUART
295 #define CONFIG_EXTRA_ENV_SETTINGS       \
296         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
297         "initrd_high=0xffffffff\0"      \
298         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
299 #else
300 #define CONFIG_EXTRA_ENV_SETTINGS       \
301         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
302         "initrd_high=0xffffffff\0"      \
303         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
304 #endif
305
306 /*
307  * Miscellaneous configurable options
308  */
309 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
310
311 #define CONFIG_LS102XA_STREAM_ID
312
313 /*
314  * Environment
315  */
316
317 #include <asm/fsl_secure_boot.h>
318
319 #endif