1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12 #define CONFIG_SYS_FSL_CLK
14 #define CONFIG_DEEP_SLEEP
16 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
17 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
20 unsigned long get_board_sys_clk(void);
23 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
24 #define CONFIG_SYS_CLK_FREQ 100000000
25 #define CONFIG_QIXIS_I2C_ACCESS
27 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
31 #define CONFIG_SPL_MAX_SIZE 0x1a000
32 #define CONFIG_SPL_STACK 0x1001d000
33 #define CONFIG_SPL_PAD_TO 0x1c000
35 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
36 CONFIG_SYS_MONITOR_LEN)
37 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
38 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
39 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
40 #define CONFIG_SYS_MONITOR_LEN 0xc0000
43 #ifdef CONFIG_NAND_BOOT
44 #define CONFIG_SPL_MAX_SIZE 0x1a000
45 #define CONFIG_SPL_STACK 0x1001d000
46 #define CONFIG_SPL_PAD_TO 0x1c000
48 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
49 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
50 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
52 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
53 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
54 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
55 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
56 #define CONFIG_SYS_MONITOR_LEN 0x80000
59 #define SPD_EEPROM_ADDRESS 0x51
60 #define CONFIG_SYS_SPD_BUS_NUM 0
62 #ifndef CONFIG_SYS_FSL_DDR4
63 #define CONFIG_SYS_DDR_RAW_TIMING
65 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
66 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
68 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
69 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
72 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
78 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
79 #define CONFIG_SYS_FLASH_BASE 0x60000000
80 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
82 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
83 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
87 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
88 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
93 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
95 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
97 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
98 FTIM0_NOR_TEADC(0x5) | \
100 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
101 FTIM1_NOR_TRAD_NOR(0x1a) | \
102 FTIM1_NOR_TSEQRAD_NOR(0x13))
103 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
104 FTIM2_NOR_TCH(0x4) | \
105 FTIM2_NOR_TWPH(0xe) | \
107 #define CONFIG_SYS_NOR_FTIM3 0
109 #define CONFIG_SYS_FLASH_QUIET_TEST
110 #define CONFIG_FLASH_SHOW_PROGRESS 45
111 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
112 #define CONFIG_SYS_WRITE_SWAPPED_DATA
114 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
115 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
116 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
117 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
119 #define CONFIG_SYS_FLASH_EMPTY_INFO
120 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
121 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
124 * NAND Flash Definitions
127 #define CONFIG_SYS_NAND_BASE 0x7e800000
128 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
130 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
132 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
136 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
137 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
138 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
139 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
140 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
141 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
142 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
143 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
145 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
146 FTIM0_NAND_TWP(0x18) | \
147 FTIM0_NAND_TWCHT(0x7) | \
149 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
150 FTIM1_NAND_TWBE(0x39) | \
151 FTIM1_NAND_TRR(0xe) | \
152 FTIM1_NAND_TRP(0x18))
153 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
154 FTIM2_NAND_TREH(0xa) | \
155 FTIM2_NAND_TWHRE(0x1e))
156 #define CONFIG_SYS_NAND_FTIM3 0x0
158 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
159 #define CONFIG_SYS_MAX_NAND_DEVICE 1
165 #define CONFIG_FSL_QIXIS
167 #ifdef CONFIG_FSL_QIXIS
168 #define QIXIS_BASE 0x7fb00000
169 #define QIXIS_BASE_PHYS QIXIS_BASE
170 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
171 #define QIXIS_LBMAP_SWITCH 6
172 #define QIXIS_LBMAP_MASK 0x0f
173 #define QIXIS_LBMAP_SHIFT 0
174 #define QIXIS_LBMAP_DFLTBANK 0x00
175 #define QIXIS_LBMAP_ALTBANK 0x04
176 #define QIXIS_PWR_CTL 0x21
177 #define QIXIS_PWR_CTL_POWEROFF 0x80
178 #define QIXIS_RST_CTL_RESET 0x44
179 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
180 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
181 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
182 #define QIXIS_CTL_SYS 0x5
183 #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
184 #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
185 #define QIXIS_RST_FORCE_3 0x45
186 #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
187 #define QIXIS_PWR_CTL2 0x21
188 #define QIXIS_PWR_CTL2_PCTL 0x2
190 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
191 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
195 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
196 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
197 CSOR_NOR_NOR_MODE_AVD_NOR | \
201 * QIXIS Timing parameters for IFC GPCM
203 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
204 FTIM0_GPCM_TEADC(0xe) | \
205 FTIM0_GPCM_TEAHC(0xe))
206 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
207 FTIM1_GPCM_TRAD(0x1f))
208 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
209 FTIM2_GPCM_TCH(0xe) | \
210 FTIM2_GPCM_TWP(0xf0))
211 #define CONFIG_SYS_FPGA_FTIM3 0x0
214 #if defined(CONFIG_NAND_BOOT)
215 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
216 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
217 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
218 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
219 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
220 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
221 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
222 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
223 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
224 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
225 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
226 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
227 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
228 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
229 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
230 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
231 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
232 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
233 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
234 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
235 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
236 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
237 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
238 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
239 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
240 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
241 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
242 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
243 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
244 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
245 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
246 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
248 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
249 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
250 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
251 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
252 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
253 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
254 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
255 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
256 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
257 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
258 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
259 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
260 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
261 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
262 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
263 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
264 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
265 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
266 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
267 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
268 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
269 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
270 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
271 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
272 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
273 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
274 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
275 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
276 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
277 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
278 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
279 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
286 #define CONFIG_LPUART_32B_REG
288 #define CONFIG_SYS_NS16550_SERIAL
289 #ifndef CONFIG_DM_SERIAL
290 #define CONFIG_SYS_NS16550_REG_SIZE 1
292 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
300 #ifdef CONFIG_DM_GPIO
301 #ifndef CONFIG_MPC8XXX_GPIO
302 #define CONFIG_MPC8XXX_GPIO
307 #define CONFIG_SYS_I2C_EEPROM_NXID
308 #define CONFIG_SYS_EEPROM_BUS_NUM 0
311 * I2C bus multiplexer
313 #define I2C_MUX_PCA_ADDR_PRI 0x77
314 #define I2C_MUX_CH_DEFAULT 0x8
315 #define I2C_MUX_CH_CH7301 0xC
324 #ifdef CONFIG_VIDEO_FSL_DCU_FB
325 #define CONFIG_VIDEO_LOGO
326 #define CONFIG_VIDEO_BMP_LOGO
328 #define CONFIG_FSL_DIU_CH7301
329 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
330 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
331 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
338 #ifdef CONFIG_TSEC_ENET
339 #define CONFIG_MII_DEFAULT_TSEC 3
340 #define CONFIG_TSEC1 1
341 #define CONFIG_TSEC1_NAME "eTSEC1"
342 #define CONFIG_TSEC2 1
343 #define CONFIG_TSEC2_NAME "eTSEC2"
344 #define CONFIG_TSEC3 1
345 #define CONFIG_TSEC3_NAME "eTSEC3"
347 #define TSEC1_PHY_ADDR 1
348 #define TSEC2_PHY_ADDR 2
349 #define TSEC3_PHY_ADDR 3
351 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
352 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
353 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
355 #define TSEC1_PHYIDX 0
356 #define TSEC2_PHYIDX 0
357 #define TSEC3_PHYIDX 0
359 #define CONFIG_ETHPRIME "eTSEC1"
361 #define CONFIG_HAS_ETH0
362 #define CONFIG_HAS_ETH1
363 #define CONFIG_HAS_ETH2
365 #define CONFIG_FSL_SGMII_RISER 1
366 #define SGMII_RISER_PHY_OFFSET 0x1b
368 #ifdef CONFIG_FSL_SGMII_RISER
369 #define CONFIG_SYS_TBIPA_VALUE 8
375 #define CONFIG_PCIE1 /* PCIE controller 1 */
376 #define CONFIG_PCIE2 /* PCIE controller 2 */
379 #define CONFIG_PCI_SCAN_SHOW
382 #define CONFIG_PEN_ADDR_BIG_ENDIAN
383 #define CONFIG_LAYERSCAPE_NS_ACCESS
384 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
385 #define COUNTER_FREQUENCY 12500000
387 #define CONFIG_HWCONFIG
388 #define HWCONFIG_BUFFER_SIZE 256
390 #define CONFIG_FSL_DEVICE_DISABLE
393 #define CONFIG_EXTRA_ENV_SETTINGS \
394 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
395 "initrd_high=0xffffffff\0" \
396 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
398 #define CONFIG_EXTRA_ENV_SETTINGS \
399 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
400 "initrd_high=0xffffffff\0" \
401 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
405 * Miscellaneous configurable options
407 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
409 #define CONFIG_LS102XA_STREAM_ID
411 #define CONFIG_SYS_INIT_SP_OFFSET \
412 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
413 #define CONFIG_SYS_INIT_SP_ADDR \
414 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
416 #ifdef CONFIG_SPL_BUILD
417 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
419 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
426 #include <asm/fsl_secure_boot.h>
427 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */