Convert CONFIG_SYS_LOAD_ADDR to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021aiot.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor, Inc.
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
12 #define CONFIG_SYS_FSL_CLK
13
14 /*
15  * Size of malloc() pool
16  */
17 #define CONFIG_SYS_MALLOC_LEN   (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
18
19 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
20 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
21
22 #define CONFIG_SYS_CLK_FREQ             100000000
23
24 /*
25  * DDR: 800 MHz ( 1600 MT/s data rate )
26  */
27
28 #define DDR_SDRAM_CFG                   0x470c0008
29 #define DDR_CS0_BNDS                    0x008000bf
30 #define DDR_CS0_CONFIG                  0x80014302
31 #define DDR_TIMING_CFG_0                0x50550004
32 #define DDR_TIMING_CFG_1                0xbcb38c56
33 #define DDR_TIMING_CFG_2                0x0040d120
34 #define DDR_TIMING_CFG_3                0x010e1000
35 #define DDR_TIMING_CFG_4                0x00000001
36 #define DDR_TIMING_CFG_5                0x03401400
37 #define DDR_SDRAM_CFG_2                 0x00401010
38 #define DDR_SDRAM_MODE                  0x00061c60
39 #define DDR_SDRAM_MODE_2                0x00180000
40 #define DDR_SDRAM_INTERVAL              0x18600618
41 #define DDR_DDR_WRLVL_CNTL              0x8655f605
42 #define DDR_DDR_WRLVL_CNTL_2    0x05060607
43 #define DDR_DDR_WRLVL_CNTL_3    0x05050505
44 #define DDR_DDR_CDR1                    0x80040000
45 #define DDR_DDR_CDR2                    0x00000001
46 #define DDR_SDRAM_CLK_CNTL              0x02000000
47 #define DDR_DDR_ZQ_CNTL                 0x89080600
48 #define DDR_CS0_CONFIG_2                0
49 #define DDR_SDRAM_CFG_MEM_EN    0x80000000
50 #define SDRAM_CFG2_D_INIT               0x00000010
51 #define DDR_CDR2_VREF_TRAIN_EN  0x00000080
52 #define SDRAM_CFG2_FRC_SR               0x80000000
53 #define SDRAM_CFG_BI                    0x00000001
54
55 #ifdef CONFIG_RAMBOOT_PBL
56 #define CONFIG_SYS_FSL_PBL_PBI  \
57         board/freescale/ls1021aiot/ls102xa_pbi.cfg
58 #endif
59
60 #ifdef CONFIG_SD_BOOT
61 #define CONFIG_SYS_FSL_PBL_RCW  \
62         board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg
63 #define CONFIG_SPL_LIBCOMMON_SUPPORT
64 #define CONFIG_SPL_LIBGENERIC_SUPPORT
65 #define CONFIG_SPL_ENV_SUPPORT
66 #define CONFIG_SPL_I2C
67 #define CONFIG_SPL_WATCHDOG
68 #define CONFIG_SPL_MMC_SUPPORT
69 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
70
71 #define CONFIG_SPL_MAX_SIZE             0x1a000
72 #define CONFIG_SPL_STACK                0x1001d000
73 #define CONFIG_SPL_PAD_TO               0x1c000
74
75 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
76                 CONFIG_SYS_MONITOR_LEN)
77 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
78 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
79 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
80 #define CONFIG_SYS_MONITOR_LEN          0x80000
81 #endif
82
83 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
84 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
85
86 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
87
88 /*
89  * Serial Port
90  */
91 #define CONFIG_SYS_NS16550_SERIAL
92 #define CONFIG_SYS_NS16550_REG_SIZE     1
93 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
94
95 /*
96  * I2C
97  */
98
99 /* EEPROM */
100 #define CONFIG_SYS_I2C_EEPROM_NXID
101 #define CONFIG_SYS_EEPROM_BUS_NUM               0
102
103 /*
104  * MMC
105  */
106
107 /* SATA */
108 #define CONFIG_SCSI_AHCI_PLAT
109 #ifndef PCI_DEVICE_ID_FREESCALE_AHCI
110 #define PCI_DEVICE_ID_FREESCALE_AHCI    0x0440
111 #endif
112 #define CONFIG_SCSI_DEV_LIST            {PCI_VENDOR_ID_FREESCALE, \
113         PCI_DEVICE_ID_FREESCALE_AHCI}
114
115 #define CONFIG_SYS_SCSI_MAX_SCSI_ID     1
116 #define CONFIG_SYS_SCSI_MAX_LUN         1
117 #define CONFIG_SYS_SCSI_MAX_DEVICE      (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
118                 CONFIG_SYS_SCSI_MAX_LUN)
119
120 /* SPI */
121 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
122 #define CONFIG_SPI_FLASH_SPANSION
123 #endif
124
125 /*
126  * eTSEC
127  */
128
129 #ifdef CONFIG_TSEC_ENET
130 #define CONFIG_MII_DEFAULT_TSEC         1
131 #define CONFIG_TSEC1                    1
132 #define CONFIG_TSEC1_NAME               "eTSEC1"
133 #define CONFIG_TSEC2                    1
134 #define CONFIG_TSEC2_NAME               "eTSEC2"
135
136 #define TSEC1_PHY_ADDR                  1
137 #define TSEC2_PHY_ADDR                  3
138
139 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
140 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
141
142 #define TSEC1_PHYIDX                    0
143 #define TSEC2_PHYIDX                    0
144
145 #define CONFIG_ETHPRIME                 "eTSEC2"
146
147 #define CONFIG_HAS_ETH0
148 #define CONFIG_HAS_ETH1
149 #define CONFIG_HAS_ETH2
150 #endif
151
152 /* PCIe */
153 #define CONFIG_PCIE1            /* PCIE controler 1 */
154 #define CONFIG_PCIE2            /* PCIE controler 2 */
155
156 #define FSL_PCIE_COMPAT         "fsl,ls1021a-pcie"
157
158 #ifdef CONFIG_PCI
159 #define CONFIG_PCI_SCAN_SHOW
160 #endif
161
162 #define CONFIG_CMDLINE_TAG
163
164 #define CONFIG_PEN_ADDR_BIG_ENDIAN
165 #define CONFIG_LAYERSCAPE_NS_ACCESS
166 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
167 #define COUNTER_FREQUENCY               12500000
168
169 #define CONFIG_HWCONFIG
170 #define HWCONFIG_BUFFER_SIZE            256
171
172 #define CONFIG_FSL_DEVICE_DISABLE
173
174 #define CONFIG_EXTRA_ENV_SETTINGS       \
175         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
176 "initrd_high=0xffffffff\0"
177
178 /*
179  * Miscellaneous configurable options
180  */
181 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
182
183 #define CONFIG_LS102XA_STREAM_ID
184
185 #define CONFIG_SYS_INIT_SP_OFFSET \
186         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
187 #define CONFIG_SYS_INIT_SP_ADDR \
188         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
189
190 #ifdef CONFIG_SPL_BUILD
191 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
192 #else
193 /* start of monitor */
194 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
195 #endif
196
197 #define CONFIG_SYS_QE_FW_ADDR   0x67f40000
198
199 #define CONFIG_OF_BOARD_SETUP
200 #define CONFIG_OF_STDOUT_VIA_ALIAS
201
202 #include <asm/fsl_secure_boot.h>
203
204 #endif