1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2016 Freescale Semiconductor, Inc.
6 #ifndef __LS1012AQDS_H__
7 #define __LS1012AQDS_H__
9 #include "ls1012a_common.h"
12 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
13 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
14 #define CONFIG_NR_DRAM_BANKS 2
15 #define CONFIG_SYS_SDRAM_SIZE 0x40000000
16 #define CONFIG_CMD_MEMINFO
17 #define CONFIG_SYS_MEMTEST_START 0x80000000
18 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
23 #define CONFIG_FSL_QIXIS
25 #ifdef CONFIG_FSL_QIXIS
26 #define CONFIG_QIXIS_I2C_ACCESS
27 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
28 #define QIXIS_LBMAP_BRDCFG_REG 0x04
29 #define QIXIS_LBMAP_SWITCH 6
30 #define QIXIS_LBMAP_MASK 0x08
31 #define QIXIS_LBMAP_SHIFT 0
32 #define QIXIS_LBMAP_DFLTBANK 0x00
33 #define QIXIS_LBMAP_ALTBANK 0x08
34 #define QIXIS_RST_CTL_RESET 0x31
35 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
36 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
37 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
43 #define I2C_MUX_PCA_ADDR_PRI 0x77
44 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
45 #define I2C_RETIMER_ADDR 0x18
46 #define I2C_MUX_CH_DEFAULT 0x8
47 #define I2C_MUX_CH_CH7301 0xC
48 #define I2C_MUX_CH5 0xD
49 #define I2C_MUX_CH7 0xF
51 #define I2C_MUX_CH_VOL_MONITOR 0xa
57 #define CONFIG_RTC_PCF8563 1
58 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
61 #define CONFIG_ID_EEPROM
62 #define CONFIG_SYS_I2C_EEPROM_NXID
63 #define CONFIG_SYS_EEPROM_BUS_NUM 0
64 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
65 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
66 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
67 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
70 /* Voltage monitor on channel 2*/
71 #define I2C_VOL_MONITOR_ADDR 0x40
72 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
73 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
74 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
77 #define CONFIG_FSL_DSPI1
78 #define CONFIG_DEFAULT_SPI_BUS 1
80 #define CONFIG_CMD_SPI
81 #define MMAP_DSPI DSPI1_BASE_ADDR
83 #define CONFIG_SYS_DSPI_CTAR0 1
85 #define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
86 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
87 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
89 #define CONFIG_SPI_FLASH_SST /* cs1 */
91 #define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
92 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
93 DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \
95 #define CONFIG_SPI_FLASH_STMICRO /* cs2 */
97 #define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
98 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
99 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
101 #define CONFIG_SPI_FLASH_EON /* cs3 */
103 #define CONFIG_SF_DEFAULT_SPEED 10000000
104 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
105 #define CONFIG_SF_DEFAULT_BUS 1
106 #define CONFIG_SF_DEFAULT_CS 0
110 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
113 #define CONFIG_PCIE1 /* PCIE controller 1 */
115 #define CONFIG_PCI_SCAN_SHOW
117 #define CONFIG_CMD_MEMINFO
118 #define CONFIG_SYS_MEMTEST_START 0x80000000
119 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
121 #define CONFIG_MISC_INIT_R
123 #endif /* __LS1012AQDS_H__ */