2 * Copyright (C) 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk>
4 * SPDX-License-Identifier: GPL-2.0+
11 * Valid values for CONFIG_SYS_TEXT_BASE are:
13 * Standard configuration - all models
14 * 0xFFF00000 boot from flash
16 * Test configuration (boot from RAM using uloader.o)
17 * LinkStation HD-HLAN and KuroBox Standard
18 * 0x03F00000 boot from RAM
19 * LinkStation HD-HGLAN and KuroBox HG
20 * 0x07F00000 boot from RAM
22 #ifndef CONFIG_SYS_TEXT_BASE
23 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
30 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
32 /*-----------------------------------------------------------------------
33 * User configurable settings:
35 * CONFIG_IPADDR_LS - the IP address of the LinkStation
36 * CONFIG_SERVERIP_LS - the address of the server for NFS/TFTP/DHCP/BOOTP
38 * CONFIG_NCIP_LS - the adress of the computer running net console
39 * if not configured, it will be set to
44 #define CONFIG_IPADDR_LS 192.168.11.150
45 #define CONFIG_SERVERIP_LS 192.168.11.149
47 #if !defined(CONFIG_IPADDR_LS) || !defined(CONFIG_SERVERIP_LS)
48 #error Both CONFIG_IPADDR_LS and CONFIG_SERVERIP_LS must be defined
51 #if !defined(CONFIG_NCIP_LS)
52 #define CONFIG_NCIP_LS CONFIG_SERVERIP_LS
55 /*----------------------------------------------------------------------
56 * DO NOT CHANGE ANYTHING BELOW, UNLESS YOU KNOW WHAT YOU ARE DOING
57 *---------------------------------------------------------------------*/
59 #define CONFIG_MPC8245 1
60 #define CONFIG_LINKSTATION 1
62 /*---------------------------------------
65 * LinkStation HDLAN /KuroBox Standard (CONFIG_HLAN)
66 * LinkStation old model (CONFIG_LAN) - totally untested
67 * LinkStation HGLAN / KuroBox HG (CONFIG_HGLAN)
69 * Models not supported yet
70 * TeraStatin (CONFIG_HTGL)
73 #if defined(CONFIG_HLAN) || defined(CONFIG_LAN)
74 #define CONFIG_IDENT_STRING " LinkStation / KuroBox"
75 #elif defined(CONFIG_HGLAN)
76 #define CONFIG_IDENT_STRING " LinkStation HG / KuroBox HG"
77 #elif defined(CONFIG_HTGL)
78 #define CONFIG_IDENT_STRING " TeraStation"
80 #error No LinkStation model defined
83 #define CONFIG_BOOTDELAY 5
84 #define CONFIG_ZERO_BOOTDELAY_CHECK
85 #undef CONFIG_BOOT_RETRY_TIME
87 #define CONFIG_AUTOBOOT_KEYED
88 #define CONFIG_AUTOBOOT_PROMPT \
89 "Boot in %02d seconds ('s' to stop)...", bootdelay
90 #define CONFIG_AUTOBOOT_STOP_STR "s"
92 #define CONFIG_CMD_IDE
93 #define CONFIG_CMD_PCI
94 #define CONFIG_CMD_DHCP
95 #define CONFIG_CMD_PING
96 #define CONFIG_CMD_EXT2
98 #define CONFIG_BOOTP_SUBNETMASK
99 #define CONFIG_BOOTP_GATEWAY
100 #define CONFIG_BOOTP_HOSTNAME
101 #define CONFIG_BOOTP_NISDOMAIN
102 #define CONFIG_BOOTP_BOOTPATH
103 #define CONFIG_BOOTP_BOOTFILESIZE
104 #define CONFIG_BOOTP_DNS
105 #define CONFIG_BOOTP_DNS2
106 #define CONFIG_BOOTP_SEND_HOSTNAME
107 #define CONFIG_BOOTP_NTPSERVER
108 #define CONFIG_BOOTP_TIMEOFFSET
110 #define CONFIG_OF_LIBFDT 1
112 #define OF_STDOUT_PATH "/soc10x/serial@80004600"
114 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
115 #include <config_cmd_default.h>
118 * Miscellaneous configurable options
120 #define CONFIG_SYS_LONGHELP /* undef to save memory */
121 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
123 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
124 #define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
125 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
126 #define CONFIG_SYS_LOAD_ADDR 0x00800000 /* Default load address: 8 MB */
128 #define CONFIG_BOOTCOMMAND "run bootcmd1"
129 #define CONFIG_BOOTARGS "root=/dev/sda1 console=ttyS1,57600 netconsole=@192.168.1.7/eth0,@192.168.1.1/00:50:BF:A4:59:71 rtc-rs5c372.probe=0,0x32 debug"
130 #define CONFIG_NFSBOOTCOMMAND "bootp;run nfsargs;bootm"
132 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
134 #if defined(CONFIG_HLAN) || defined(CONFIG_LAN)
135 #define UBFILE "share/u-boot/u-boot-hd.flash.bin"
136 #elif defined(CONFIG_HGLAN)
137 #define UBFILE "share/u-boot/u-boot-hg.flash.bin"
138 #elif defined(CONFIG_HTGL)
139 #define UBFILE "share/u-boot/u-boot-ht.flash.bin"
141 #error No LinkStation model defined
144 #define CONFIG_EXTRA_ENV_SETTINGS \
149 "ipaddr="__stringify(CONFIG_IPADDR_LS)"\0" \
150 "netmask=255.255.255.0\0" \
151 "serverip="__stringify(CONFIG_SERVERIP_LS)"\0" \
152 "ncip="__stringify(CONFIG_NCIP_LS)"\0" \
154 "nc=setenv stdin nc;setenv stdout nc;setenv stderr nc\0" \
155 "ser=setenv stdin serial;setenv stdout serial;setenv stderr serial\0" \
158 "hdfile=boot/uImage\0" \
159 "hdload=echo Loading ${hdpart}:${hdfile};ext2load ide ${hdpart} ${ldaddr} ${hdfile};ext2load ide ${hdpart} 7f0000 boot/kuroboxHG.dtb\0" \
160 "boothd=setenv bootargs " CONFIG_BOOTARGS ";bootm ${ldaddr} - 7f0000\0" \
161 "hdboot=run hdload;run boothd\0" \
162 "flboot=setenv bootargs root=/dev/hda1;bootm ffc00000\0" \
163 "emboot=setenv bootargs root=/dev/ram0;bootm ffc00000\0" \
164 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
165 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
167 "bootcmd1=run hdboot;run flboot\0" \
168 "bootcmd2=run flboot\0" \
169 "bootcmd3=run emboot\0" \
170 "writeng=protect off fff70000 fff7ffff;era fff70000 fff7ffff;mw.l 800000 4e474e47 1;cp.b 800000 fff70000 4\0" \
171 "writeok=protect off fff70000 fff7ffff;era fff70000 fff7ffff;mw.l 800000 4f4b4f4b 1;cp.b 800000 fff70000 4\0" \
173 "ubfile="UBFILE"\0" \
174 "ubload=echo Loading ${ubpart}:${ubfile};ext2load ide ${ubpart} ${ldaddr} ${ubfile}\0" \
175 "ubsaddr=fff00000\0" \
176 "ubeaddr=fff2ffff\0" \
177 "ubflash=protect off ${ubsaddr} ${ubeaddr};era ${ubsaddr} ${ubeaddr};cp.b ${ldaddr} ${ubsaddr} ${filesize};cmp.b ${ldaddr} ${ubsaddr} ${filesize}\0" \
178 "upgrade=run ubload ubflash\0"
180 /*-----------------------------------------------------------------------
184 #define CONFIG_PCI_INDIRECT_BRIDGE
185 /* Verified: CONFIG_PCI_PNP doesn't work */
186 #undef CONFIG_PCI_PNP
187 #define CONFIG_PCI_SCAN_SHOW
189 #ifndef CONFIG_PCI_PNP
190 /* Keep the following defines in sync with the BAT mappings */
192 #define PCI_ETH_IOADDR 0xbfff00
193 #define PCI_ETH_MEMADDR 0xbffffc00
194 #define PCI_IDE_IOADDR 0xbffed0
195 #define PCI_IDE_MEMADDR 0xbffffb00
196 #define PCI_USB0_IOADDR 0
197 #define PCI_USB0_MEMADDR 0xbfffe000
198 #define PCI_USB1_IOADDR 0
199 #define PCI_USB1_MEMADDR 0xbfffd000
200 #define PCI_USB2_IOADDR 0
201 #define PCI_USB2_MEMADDR 0xbfffcf00
205 /*-----------------------------------------------------------------------
209 #if defined(CONFIG_LAN) || defined(CONFIG_HLAN)
211 #define CONFIG_TULIP_USE_IO
212 #elif defined(CONFIG_HGLAN) || defined(CONFIG_HTGL)
213 #define CONFIG_RTL8169
216 #define CONFIG_NET_RETRY_COUNT 5
218 #define CONFIG_NETCONSOLE
220 /*-----------------------------------------------------------------------
221 * Start addresses for the final memory configuration
222 * (Set up by the startup code)
223 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
225 #define CONFIG_SYS_SDRAM_BASE 0x00000000
227 #define CONFIG_SYS_FLASH_BASE 0xFFC00000
228 #define CONFIG_SYS_FLASH_SIZE 0x00400000
229 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
231 #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
232 #define CONFIG_SYS_EUMB_ADDR 0x80000000
233 #define CONFIG_SYS_PCI_MEM_ADDR 0xB0000000
234 #define CONFIG_SYS_MISC_REGION_ADDR 0xFE000000
236 #define CONFIG_SYS_MONITOR_LEN 0x00040000 /* 256 kB */
237 #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */
239 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
240 #define CONFIG_SYS_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */
242 /* Maximum amount of RAM */
243 #if defined(CONFIG_HLAN) || defined(CONFIG_LAN)
244 #define CONFIG_SYS_MAX_RAM_SIZE 0x04000000 /* 64MB of SDRAM */
245 #elif defined(CONFIG_HGLAN) || defined(CONFIG_HTGL)
246 #define CONFIG_SYS_MAX_RAM_SIZE 0x08000000 /* 128MB of SDRAM */
248 #error Unknown LinkStation type
251 /*-----------------------------------------------------------------------
252 * Change CONFIG_SYS_TEXT_BASE in bord/linkstation/config.mk to get a RAM build
254 * RAM based builds are for testing purposes. A Linux module, uloader.o,
255 * exists to load U-Boot and pass control to it
257 * Always do "make clean" after changing the build type
259 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
260 #define CONFIG_SYS_RAMBOOT
263 /*-----------------------------------------------------------------------
264 * Definitions for initial stack pointer and data area
266 #if 1 /* RAM is available when the first C function is called */
267 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MAX_RAM_SIZE - 0x1000)
269 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
271 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
272 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
274 /*----------------------------------------------------------------------
275 * Serial configuration
277 #define CONFIG_CONS_INDEX 1
278 #define CONFIG_BAUDRATE 57600
280 #define CONFIG_SYS_NS16550
281 #define CONFIG_SYS_NS16550_SERIAL
283 #define CONFIG_SYS_NS16550_REG_SIZE 1
285 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
287 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4600) /* Console port */
288 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4500) /* AVR port */
291 * Low Level Configuration Settings
292 * (address mappings, register initial values, etc.)
293 * You should know what you are doing if you make changes here.
294 * For the detail description refer to the MPC8245 user's manual.
296 * Unless indicated otherwise, the values are
297 * taken from the orignal Linkstation boot code
299 * Most of the low level configuration setttings are normally used
300 * in arch/powerpc/cpu/mpc824x/cpu_init.c which is NOT used by this implementation.
301 * Low level initialisation is done in board/linkstation/early_init.S
302 * The values below are included for reference purpose only
305 /* FIXME: 32.768 MHz is the crystal frequency but */
306 /* the real frequency is lower by about 0.75% */
307 #define CONFIG_SYS_CLK_FREQ 32768000
309 /* Bit-field values for MCCR1. */
310 #define CONFIG_SYS_ROMNAL 0
311 #define CONFIG_SYS_ROMFAL 11
313 #define CONFIG_SYS_BANK0_ROW 2 /* Only bank 0 used: 13 x n x 4 */
314 #define CONFIG_SYS_BANK1_ROW 0
315 #define CONFIG_SYS_BANK2_ROW 0
316 #define CONFIG_SYS_BANK3_ROW 0
317 #define CONFIG_SYS_BANK4_ROW 0
318 #define CONFIG_SYS_BANK5_ROW 0
319 #define CONFIG_SYS_BANK6_ROW 0
320 #define CONFIG_SYS_BANK7_ROW 0
322 /* Bit-field values for MCCR2. */
323 #define CONFIG_SYS_TSWAIT 0
324 #if defined(CONFIG_LAN) || defined(CONFIG_HLAN)
325 #define CONFIG_SYS_REFINT 0x15e0
326 #elif defined(CONFIG_HGLAN) || defined(CONFIG_HTGL)
327 #define CONFIG_SYS_REFINT 0x1580
330 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
331 #define CONFIG_SYS_BSTOPRE 0x91c
333 /* Bit-field values for MCCR3. */
334 #define CONFIG_SYS_REFREC 7
336 /* Bit-field values for MCCR4. */
337 #define CONFIG_SYS_PRETOACT 2
338 #define CONFIG_SYS_ACTTOPRE 2 /* Original value was 2 */
339 #define CONFIG_SYS_ACTORW 2
340 #if defined(CONFIG_LAN) || defined(CONFIG_HLAN)
341 #define CONFIG_SYS_SDMODE_CAS_LAT 2 /* For 100MHz bus */
342 /*#define CONFIG_SYS_SDMODE_BURSTLEN 3*/
343 #elif defined(CONFIG_HGLAN) || defined(CONFIG_HTGL)
344 #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* For 133MHz bus */
345 /*#define CONFIG_SYS_SDMODE_BURSTLEN 2*/
347 #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
348 #define CONFIG_SYS_EXTROM 1 /* Original setting but there is no EXTROM */
349 #define CONFIG_SYS_REGDIMM 0
350 #define CONFIG_SYS_DBUS_SIZE2 1
351 #define CONFIG_SYS_SDMODE_WRAP 0
353 #define CONFIG_SYS_PGMAX 0x32 /* All boards use this setting. Original 0x92 */
354 #define CONFIG_SYS_SDRAM_DSCD 0x30
356 /* Memory bank settings.
357 * Only bits 20-29 are actually used from these vales to set the
358 * start/end addresses. The upper two bits will always be 0, and the lower
359 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
360 * address. Refer to the MPC8240 book.
363 #define CONFIG_SYS_BANK0_START 0x00000000
364 #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
365 #define CONFIG_SYS_BANK0_ENABLE 1
366 #define CONFIG_SYS_BANK1_START 0x3ff00000
367 #define CONFIG_SYS_BANK1_END 0x3fffffff
368 #define CONFIG_SYS_BANK1_ENABLE 0
369 #define CONFIG_SYS_BANK2_START 0x3ff00000
370 #define CONFIG_SYS_BANK2_END 0x3fffffff
371 #define CONFIG_SYS_BANK2_ENABLE 0
372 #define CONFIG_SYS_BANK3_START 0x3ff00000
373 #define CONFIG_SYS_BANK3_END 0x3fffffff
374 #define CONFIG_SYS_BANK3_ENABLE 0
375 #define CONFIG_SYS_BANK4_START 0x3ff00000
376 #define CONFIG_SYS_BANK4_END 0x3fffffff
377 #define CONFIG_SYS_BANK4_ENABLE 0
378 #define CONFIG_SYS_BANK5_START 0x3ff00000
379 #define CONFIG_SYS_BANK5_END 0x3fffffff
380 #define CONFIG_SYS_BANK5_ENABLE 0
381 #define CONFIG_SYS_BANK6_START 0x3ff00000
382 #define CONFIG_SYS_BANK6_END 0x3fffffff
383 #define CONFIG_SYS_BANK6_ENABLE 0
384 #define CONFIG_SYS_BANK7_START 0x3ff00000
385 #define CONFIG_SYS_BANK7_END 0x3fffffff
386 #define CONFIG_SYS_BANK7_ENABLE 0
388 #define CONFIG_SYS_ODCR 0x15
390 /*----------------------------------------------------------------------
391 * Initial BAT mappings
395 * 1) GUARDED and WRITETHROUGH not allowed in IBATS
396 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
400 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
401 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
403 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
404 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
406 /* EUMB: 1MB of address space */
407 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_EUMB_ADDR | BATL_PP_10 | BATL_CACHEINHIBIT)
408 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_EUMB_ADDR | BATU_BL_1M | BATU_VS | BATU_VP)
410 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_IBAT1L | BATL_GUARDEDSTORAGE)
411 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
413 /* PCI Mem: 256MB of address space */
414 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI_MEM_ADDR | BATL_PP_10 | BATL_CACHEINHIBIT)
415 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI_MEM_ADDR | BATU_BL_256M | BATU_VS | BATU_VP)
417 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_IBAT2L | BATL_GUARDEDSTORAGE)
418 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
420 /* PCI and local ROM/Flash: last 32MB of address space */
421 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_ADDR | BATL_PP_10 | BATL_CACHEINHIBIT)
422 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_ADDR | BATU_BL_32M | BATU_VS | BATU_VP)
424 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_IBAT3L | BATL_GUARDEDSTORAGE)
425 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
428 * For booting Linux, the board info and command line data
429 * have to be in the first 8 MB of memory, since this is
430 * the maximum mapped by the Linux kernel during initialization.
432 * FIXME: This doesn't appear to be true for the newer kernels
433 * which map more that 8 MB
435 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
437 /*-----------------------------------------------------------------------
440 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
441 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
443 #undef CONFIG_SYS_FLASH_PROTECTION
444 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
445 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
446 #define CONFIG_SYS_MAX_FLASH_SECT 72 /* Max number of sectors per flash */
448 #define CONFIG_SYS_FLASH_ERASE_TOUT 12000
449 #define CONFIG_SYS_FLASH_WRITE_TOUT 1000
451 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
453 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
454 #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
456 #define CONFIG_ENV_IS_IN_FLASH
458 * The original LinkStation flash organisation uses
459 * 448 kB (0xFFF00000 - 0xFFF6FFFF) for the boot loader
460 * We use the last sector of this area to store the environment
461 * which leaves max. 384 kB for the U-Boot itself
463 #define CONFIG_ENV_ADDR 0xFFF60000
464 #define CONFIG_ENV_SIZE 0x00010000
465 #define CONFIG_ENV_SECT_SIZE 0x00010000
467 /*-----------------------------------------------------------------------
468 * Cache Configuration
470 #define CONFIG_SYS_CACHELINE_SIZE 32
471 #ifdef CONFIG_CMD_KGDB
472 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
475 /*-----------------------------------------------------------------------
476 * IDE/ATA definitions
478 #undef CONFIG_IDE_LED /* No IDE LED */
479 #define CONFIG_IDE_RESET /* no reset for ide supported */
480 #define CONFIG_IDE_PREINIT /* check for units */
481 #define CONFIG_LBA48 /* 48 bit LBA supported */
483 #if defined(CONFIG_LAN) || defined(CONFIG_HLAN) || defined(CONFIG_HGLAN)
484 #define CONFIG_SYS_IDE_MAXBUS 1 /* Scan only 1 IDE bus */
485 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* Only 1 drive per IDE bus */
486 #elif defined(CONFIG_HGTL)
487 #define CONFIG_SYS_IDE_MAXBUS 2 /* Max. 2 IDE busses */
488 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
490 #error Config IDE: Unknown LinkStation type
493 #define CONFIG_SYS_ATA_BASE_ADDR 0
495 #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* Offset for data I/O */
496 #define CONFIG_SYS_ATA_REG_OFFSET 0 /* Offset for normal registers */
497 #define CONFIG_SYS_ATA_ALT_OFFSET 0 /* Offset for alternate registers */
499 /*-----------------------------------------------------------------------
500 * Partitions and file system
502 #define CONFIG_DOS_PARTITION
504 #endif /* __CONFIG_H */