Convert CONFIG_SYS_DV_CLKMODE et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / legoev3.h
1 /*
2  * Copyright (C) 2016 David Lechner <david@lechnology.com>
3  *
4  * Based on da850evm.h
5  *
6  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7  *
8  * Based on davinci_dvevm.h. Original Copyrights follow:
9  *
10  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
11  *
12  * SPDX-License-Identifier:     GPL-2.0+
13  */
14
15 #ifndef __CONFIG_H
16 #define __CONFIG_H
17
18 /*
19  * SoC Configuration
20  */
21 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
22 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
23 #define CONFIG_SYS_OSCIN_FREQ           24000000
24 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
25 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
26
27 #define CONFIG_SYS_TEXT_BASE            0xc1080000
28
29 /*
30  * Memory Info
31  */
32 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
33 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
34 #define PHYS_SDRAM_1_SIZE       (64 << 20) /* SDRAM size 64MB */
35 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
36
37 /* memtest start addr */
38 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
39
40 /* memtest will be run on 16MB */
41 #define CONFIG_SYS_MEMTEST_END  (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
42
43 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
44
45 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (       \
46         DAVINCI_SYSCFG_SUSPSRC_TIMER0 |         \
47         DAVINCI_SYSCFG_SUSPSRC_SPI0 |           \
48         DAVINCI_SYSCFG_SUSPSRC_UART1 |          \
49         DAVINCI_SYSCFG_SUSPSRC_EMAC |           \
50         DAVINCI_SYSCFG_SUSPSRC_I2C)
51
52 /*
53  * PLL configuration
54  */
55
56 #define CONFIG_SYS_DA850_PLL0_PLLM     24
57 #define CONFIG_SYS_DA850_PLL1_PLLM     21
58
59 /*
60  * DDR2 memory configuration
61  */
62 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
63                                         DV_DDR_PHY_EXT_STRBEN | \
64                                         (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
65
66 #define CONFIG_SYS_DA850_DDR2_SDBCR (           \
67         (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |     \
68         (1 << DV_DDR_SDCR_DDREN_SHIFT) |        \
69         (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |      \
70         (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |    \
71         (0x3 << DV_DDR_SDCR_CL_SHIFT) |         \
72         (0x2 << DV_DDR_SDCR_IBANK_SHIFT) |      \
73         (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
74
75 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
76 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
77
78 #define CONFIG_SYS_DA850_DDR2_SDTIMR (          \
79         (14 << DV_DDR_SDTMR1_RFC_SHIFT) |       \
80         (2 << DV_DDR_SDTMR1_RP_SHIFT) |         \
81         (2 << DV_DDR_SDTMR1_RCD_SHIFT) |        \
82         (1 << DV_DDR_SDTMR1_WR_SHIFT) |         \
83         (5 << DV_DDR_SDTMR1_RAS_SHIFT) |        \
84         (8 << DV_DDR_SDTMR1_RC_SHIFT) |         \
85         (1 << DV_DDR_SDTMR1_RRD_SHIFT) |        \
86         (0 << DV_DDR_SDTMR1_WTR_SHIFT))
87
88 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (         \
89         (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |     \
90         (0 << DV_DDR_SDTMR2_XP_SHIFT) |         \
91         (0 << DV_DDR_SDTMR2_ODT_SHIFT) |        \
92         (17 << DV_DDR_SDTMR2_XSNR_SHIFT) |      \
93         (199 << DV_DDR_SDTMR2_XSRD_SHIFT) |     \
94         (0 << DV_DDR_SDTMR2_RTP_SHIFT) |        \
95         (0 << DV_DDR_SDTMR2_CKE_SHIFT))
96
97 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
98 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
99
100 /*
101  * Serial Driver info
102  */
103 #define CONFIG_SYS_NS16550_SERIAL
104 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
105 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART1_BASE /* Base address of UART1 */
106 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
107 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
108
109 #define CONFIG_SPI
110 #define CONFIG_SYS_SPI_BASE             DAVINCI_SPI0_BASE
111 #define CONFIG_SYS_SPI_CLK              clk_get(DAVINCI_SPI0_CLKID)
112 #define CONFIG_SF_DEFAULT_SPEED         50000000
113 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
114
115 /*
116  * I2C Configuration
117  */
118 #define CONFIG_SYS_I2C
119 #define CONFIG_SYS_I2C_DAVINCI
120 #define CONFIG_SYS_DAVINCI_I2C_SPEED            400000
121 #define CONFIG_SYS_DAVINCI_I2C_SLAVE   10 /* Bogus, master-only in U-Boot */
122
123 /*
124  * U-Boot general configuration
125  */
126 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
127 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
128 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
129 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
130 #define CONFIG_AUTO_COMPLETE
131 #define CONFIG_CMDLINE_EDITING
132 #define CONFIG_SYS_LONGHELP
133 #define CONFIG_MX_CYCLIC
134
135 /*
136  * Linux Information
137  */
138 #define LINUX_BOOT_PARAM_ADDR   (PHYS_SDRAM_1 + 0x100)
139 #define CONFIG_HWCONFIG         /* enable hwconfig */
140 #define CONFIG_CMDLINE_TAG
141 #define CONFIG_REVISION_TAG
142 #define CONFIG_SERIAL_TAG
143 #define CONFIG_SETUP_MEMORY_TAGS
144 #define CONFIG_SETUP_INITRD_TAG
145 #define CONFIG_BOOTCOMMAND \
146         "if mmc rescan; then " \
147                 "if run loadbootscr; then " \
148                         "run bootscript; " \
149                 "else " \
150                         "if run loadimage; then " \
151                                 "run mmcargs; " \
152                                 "run mmcboot; " \
153                         "else " \
154                                 "run flashargs; " \
155                                 "run flashboot; " \
156                         "fi; " \
157                 "fi; " \
158         "else " \
159                 "run flashargs; " \
160                 "run flashboot; " \
161         "fi"
162 #define CONFIG_EXTRA_ENV_SETTINGS \
163         "hostname=EV3\0" \
164         "memsize=64M\0" \
165         "filesyssize=10M\0" \
166         "verify=n\0" \
167         "console=ttyS1,115200n8\0" \
168         "bootscraddr=0xC0600000\0" \
169         "loadaddr=0xC0007FC0\0" \
170         "filesysaddr=0xC1180000\0" \
171         "fwupdateboot=mw 0xFFFF1FFC 0x5555AAAA; reset\0" \
172         "mmcargs=setenv bootargs mem=${memsize} console=${console} root=/dev/mmcblk0p2 rw rootwait lpj=747520\0" \
173         "mmcboot=bootm ${loadaddr}\0" \
174         "flashargs=setenv bootargs mem=${memsize} initrd=${filesysaddr},${filesyssize} root=/dev/ram0 rw rootfstype=squashfs console=${console} lpj=747520\0" \
175         "flashboot=sf probe 0; sf read ${loadaddr} 0x50000 0x300000; sf read ${filesysaddr} 0x350000 0x960000; bootm ${loadaddr}\0" \
176         "loadimage=fatload mmc 0 ${loadaddr} uImage\0" \
177         "loadbootscr=fatload mmc 0 ${bootscraddr} boot.scr\0" \
178         "bootscript=source ${bootscraddr}\0" \
179
180 #ifdef CONFIG_CMD_BDI
181 #define CONFIG_CLOCKS
182 #endif
183
184 #define CONFIG_ENV_SIZE         (16 << 10)
185
186 /* additions for new relocation code, must added to all boards */
187 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
188
189 #define CONFIG_SYS_INIT_SP_ADDR         0x80010000
190
191 #include <asm/arch/hardware.h>
192
193 #endif /* __CONFIG_H */