1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
13 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
20 * High Level Configuration Options
23 #define CONFIG_HOSTNAME "kmtegr1"
24 #define CONFIG_KM_BOARD_NAME "kmtegr1"
25 #define CONFIG_KM_UBI_PARTITION_NAME_BOOT "ubi0"
26 #define CONFIG_KM_UBI_PARTITION_NAME_APP "ubi1"
28 #define CONFIG_ENV_ADDR 0xF0100000
29 #define CONFIG_ENV_OFFSET 0x100000
31 #define CONFIG_NAND_ECC_BCH
32 #define CONFIG_NAND_KMETER1
33 #define CONFIG_SYS_MAX_NAND_DEVICE 1
34 #define NAND_MAX_CHIPS 1
37 * High Level Configuration Options
39 #define CONFIG_E300 1 /* E300 family */
40 #define CONFIG_QE 1 /* Has QE */
42 #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
44 /* include common defines/options for all Keymile boards */
45 #include "km/keymile-common.h"
46 #include "km/km-powerpc.h"
51 #define CONFIG_83XX_CLKIN 66000000
52 #define CONFIG_SYS_CLK_FREQ 66000000
53 #define CONFIG_83XX_PCICLK 66000000
58 #define CONFIG_SYS_IMMR 0xE0000000
61 * Bus Arbitration Configuration Register (ACR)
63 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* pipeline depth 4 transactions */
64 #define CONFIG_SYS_ACR_RPTCNT 3 /* 4 consecutive transactions */
65 #define CONFIG_SYS_ACR_APARK 0 /* park bus to master (below) */
66 #define CONFIG_SYS_ACR_PARKM 3 /* parking master = QuiccEngine */
71 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
72 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
73 #define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
75 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
76 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
77 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
79 #define CFG_83XX_DDR_USES_CS0
82 * Manually set up DDR parameters
85 #define CONFIG_SYS_DDR_SIZE 2048 /* MB */
90 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
91 #define CONFIG_SYS_FLASH_BASE 0xF0000000
93 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
94 #define CONFIG_SYS_RAMBOOT
97 /* Reserve 768 kB for Mon */
98 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
101 * Initial RAM Base Address Setup
103 #define CONFIG_SYS_INIT_RAM_LOCK
104 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
105 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in RAM */
106 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
107 GENERATED_GBL_DATA_SIZE)
110 * Init Local Bus Memory Controller:
112 * Bank Bus Machine PortSz Size Device
113 * ---- --- ------- ------ ----- ------
114 * 0 Local GPCM 16 bit 256MB FLASH
115 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
119 * FLASH on the Local Bus
121 #define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
124 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
125 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
126 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
129 * PRIO1/PIGGY on the local bus CS1
136 #define CONFIG_SYS_NS16550_SERIAL
137 #define CONFIG_SYS_NS16550_REG_SIZE 1
138 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
140 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
141 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
144 * QE UEC ethernet configuration
146 #define CONFIG_UEC_ETH
147 #define CONFIG_ETHPRIME "UEC0"
149 #ifdef CONFIG_UEC_ETH1
150 #define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
151 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
152 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
153 #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
154 #define CONFIG_SYS_UEC1_PHY_ADDR 0
155 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
156 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
163 #ifndef CONFIG_SYS_RAMBOOT
164 #ifndef CONFIG_ENV_ADDR
165 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
166 CONFIG_SYS_MONITOR_LEN)
168 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
169 #ifndef CONFIG_ENV_OFFSET
170 #define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
173 /* Address and size of Redundant Environment Sector */
174 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
175 CONFIG_ENV_SECT_SIZE)
176 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
178 #else /* CFG_SYS_RAMBOOT */
179 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
180 #define CONFIG_ENV_SIZE 0x2000
181 #endif /* CFG_SYS_RAMBOOT */
184 #define CONFIG_SYS_I2C
185 #define CONFIG_SYS_NUM_I2C_BUSES 4
186 #define CONFIG_SYS_I2C_MAX_HOPS 1
187 #define CONFIG_SYS_I2C_FSL
188 #define CONFIG_SYS_FSL_I2C_SPEED 200000
189 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
190 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
191 #define CONFIG_SYS_I2C_OFFSET 0x3000
192 #define CONFIG_SYS_FSL_I2C2_SPEED 200000
193 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
194 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
195 #define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
196 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
197 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
198 {1, {I2C_NULL_HOP} } }
200 #define CONFIG_KM_IVM_BUS 2 /* I2C2 (Mux-Port 1)*/
202 #if defined(CONFIG_CMD_NAND)
203 #define CONFIG_NAND_KMETER1
204 #define CONFIG_SYS_MAX_NAND_DEVICE 1
205 #define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE
209 * For booting Linux, the board info and command line data
210 * have to be in the first 8 MB of memory, since this is
211 * the maximum mapped by the Linux kernel during initialization.
213 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
218 #define CONFIG_SYS_HID0_INIT 0x000000000
219 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
220 HID0_ENABLE_INSTRUCTION_CACHE)
221 #define CONFIG_SYS_HID2 HID2_HBE
224 * Internal Definitions
226 #define BOOTFLASH_START 0xF0000000
228 #define CONFIG_KM_CONSOLE_TTY "ttyS0"
231 * Environment Configuration
233 #define CONFIG_ENV_OVERWRITE
234 #ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
235 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
238 #ifndef CONFIG_KM_DEF_ARCH
239 #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
242 #define CONFIG_EXTRA_ENV_SETTINGS \
246 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && " \
247 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0" \
251 #if defined(CONFIG_UEC_ETH)
252 #define CONFIG_HAS_ETH0
255 /* QE microcode/firmware address */
256 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
257 /* between the u-boot partition and env */
258 #ifndef CONFIG_SYS_QE_FW_ADDR
259 #define CONFIG_SYS_QE_FW_ADDR 0xF00C0000
265 /* 0x14000180 SICR_1 */
266 #define CONFIG_SYS_SICRL (0 \
267 | SICR_1_UART1_UART1RTS \
268 | SICR_1_I2C_CKSTOP \
271 | SICR_1_GPIO_A_GPIO \
272 | SICR_1_GPIO_B_GPIO \
273 | SICR_1_GPIO_C_GPIO \
274 | SICR_1_GPIO_D_GPIO \
275 | SICR_1_GPIO_E_GPIO \
276 | SICR_1_GPIO_F_GPIO \
277 | SICR_1_USB_A_UART2S \
278 | SICR_1_USB_B_UART2RTS \
283 /* 0x00080400 SICR_2 */
284 #define CONFIG_SYS_SICRH (0 \
286 | SICR_2_HDLC1_A_HDLC1 \
288 | SICR_2_ELBC_B_LCLK \
289 | SICR_2_HDLC2_A_HDLC2 \
290 | SICR_2_USB_D_GPIO \
292 | SICR_2_HDLC1_B_HDLC1 \
293 | SICR_2_HDLC1_C_HDLC1 \
294 | SICR_2_HDLC2_B_GPIO \
295 | SICR_2_HDLC2_C_HDLC2 \
300 #define CONFIG_SYS_GPR1 0x50008060
302 #define CONFIG_SYS_GP1DIR 0x00000000
303 #define CONFIG_SYS_GP1ODR 0x00000000
304 #define CONFIG_SYS_GP2DIR 0xFF000000
305 #define CONFIG_SYS_GP2ODR 0x00000000
307 #define CONFIG_SYS_DDRCDR (\
313 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
314 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
319 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
320 #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
321 #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
322 (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
324 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
325 CSCONFIG_ODT_RD_NEVER | \
326 CSCONFIG_ODT_WR_ONLY_CURRENT | \
327 CSCONFIG_ROW_BIT_13 | \
330 #define CONFIG_SYS_DDR_MODE 0x47860242
331 #define CONFIG_SYS_DDR_MODE2 0x8080c000
333 #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
334 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
335 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
336 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
337 (0 << TIMING_CFG0_WWT_SHIFT) | \
338 (0 << TIMING_CFG0_RRT_SHIFT) | \
339 (0 << TIMING_CFG0_WRT_SHIFT) | \
340 (0 << TIMING_CFG0_RWT_SHIFT))
342 #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
343 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
344 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
345 (3 << TIMING_CFG1_WRREC_SHIFT) | \
346 (7 << TIMING_CFG1_REFREC_SHIFT) | \
347 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
348 (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
349 (3 << TIMING_CFG1_PRETOACT_SHIFT))
351 #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
352 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
353 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
354 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
355 (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
356 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
357 (5 << TIMING_CFG2_CPO_SHIFT))
359 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
361 #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
362 #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
365 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
368 * Local Bus Configuration & Clock Setup
370 #define CONFIG_SYS_LCRR_DBYP 0x80000000
371 #define CONFIG_SYS_LCRR_EADC 0x00010000
372 #define CONFIG_SYS_LCRR_CLKDIV 0x00000002
374 #define CONFIG_SYS_LBC_LBCR 0x00000000
376 /* must be after the include because KMBEC_FPGA is otherwise undefined */
377 #define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE /* PRIO_BASE_ADDRESS */
379 #define CONFIG_SYS_APP1_BASE 0xA0000000
380 #define CONFIG_SYS_APP1_SIZE 256 /* Megabytes */
381 #define CONFIG_SYS_APP2_BASE 0xB0000000
382 #define CONFIG_SYS_APP2_SIZE 256 /* Megabytes */
385 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
388 * Init Local Bus Memory Controller:
390 * Bank Bus Machine PortSz Size Device
391 * ---- --- ------- ------ ----- ------
392 * 2 Local UPMA 16 bit 256MB APP1
393 * 3 Local GPCM 16 bit 256MB APP2
398 /* ethernet port connected to piggy (UEC2) */
399 #define CONFIG_HAS_ETH1
400 #define CONFIG_UEC_ETH2
401 #define CONFIG_SYS_UEC2_UCC_NUM 2 /* UCC3 */
402 #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
403 #define CONFIG_SYS_UEC2_TX_CLK QE_CLK12
404 #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
405 #define CONFIG_SYS_UEC2_PHY_ADDR 0
406 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
407 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
409 #endif /* __CONFIG_H */