Merge tag 'u-boot-clk-23Oct2019' of https://gitlab.denx.de/u-boot/custodians/u-boot-clk
[platform/kernel/u-boot.git] / include / configs / kmp204x.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2013 Keymile AG
4  * Valentin Longchamp <valentin.longchamp@keymile.com>
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #if defined(CONFIG_KMCOGE4)
11 #define CONFIG_HOSTNAME         "kmcoge4"
12 #define CONFIG_KM_BOARD_NAME    "kmcoge4"
13
14 #else
15 #error ("Board not supported")
16 #endif
17
18 #define CONFIG_KMP204X
19
20 #define CONFIG_KM_DEF_NETDEV    "netdev=eth0\0"
21
22 /* an additionnal option is required for UBI as subpage access is
23  * supported in u-boot
24  */
25 #define CONFIG_KM_UBI_PART_BOOT_OPTS            ",2048"
26
27 #define CONFIG_NAND_ECC_BCH
28
29 /* common KM defines */
30 #include "km/keymile-common.h"
31
32 #define CONFIG_SYS_RAMBOOT
33 #define CONFIG_RAMBOOT_PBL
34 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
35 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
36 #define CONFIG_SYS_FSL_PBL_PBI board/keymile/kmp204x/pbi.cfg
37 #define CONFIG_SYS_FSL_PBL_RCW board/keymile/kmp204x/rcw_kmp204x.cfg
38
39 /* High Level Configuration Options */
40 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
41 #define CONFIG_FSL_CORENET              /* Freescale CoreNet platform */
42
43 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
44 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
45 #define CONFIG_PCIE1                    /* PCIE controller 1 */
46 #define CONFIG_PCIE3                    /* PCIE controller 3 */
47 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
48 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
49
50 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
51
52 /* Environment in SPI Flash */
53 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB for u-boot */
54 #define CONFIG_ENV_SIZE                 0x004000        /* 16K env */
55 #define CONFIG_ENV_SECT_SIZE            0x010000
56 #define CONFIG_ENV_OFFSET_REDUND        0x110000
57 #define CONFIG_ENV_TOTAL_SIZE           0x020000
58
59 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
60
61 #ifndef __ASSEMBLY__
62 unsigned long get_board_sys_clk(unsigned long dummy);
63 #endif
64 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
65
66 /*
67  * These can be toggled for performance analysis, otherwise use default.
68  */
69 #define CONFIG_SYS_CACHE_STASHING
70 #define CONFIG_BACKSIDE_L2_CACHE
71 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
72 #define CONFIG_BTB                      /* toggle branch predition */
73
74 #define CONFIG_ENABLE_36BIT_PHYS
75
76 #define CONFIG_ADDR_MAP
77 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
78
79 #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS /* POST memory regions test */
80
81 /*
82  *  Config the L3 Cache as L3 SRAM
83  */
84 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
85 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
86                 CONFIG_RAMBOOT_TEXT_BASE)
87 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
88 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
89
90 #define CONFIG_SYS_DCSRBAR              0xf0000000
91 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
92
93 /*
94  * DDR Setup
95  */
96 #define CONFIG_VERY_BIG_RAM
97 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
98 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
99
100 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
101 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
102
103 #define CONFIG_DDR_SPD
104
105 #define CONFIG_SYS_SPD_BUS_NUM  0
106 #define SPD_EEPROM_ADDRESS      0x54
107 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
108
109 #define CONFIG_SYS_LOAD_ADDR    0x100000        /* default load address */
110 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  2
111
112 /******************************************************************************
113  * (PRAM usage)
114  * ... -------------------------------------------------------
115  * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
116  * ... |<------------------- pram -------------------------->|
117  * ... -------------------------------------------------------
118  * @END_OF_RAM:
119  * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
120  * @CONFIG_KM_PHRAM: address for /var
121  * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
122  * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
123  */
124
125 /* size of rootfs in RAM */
126 #define CONFIG_KM_ROOTFSSIZE    0x0
127 /* pseudo-non volatile RAM [hex] */
128 #define CONFIG_KM_PNVRAM        0x80000
129 /* physical RAM MTD size [hex] */
130 #define CONFIG_KM_PHRAM         0x100000
131 /* reserved pram area at the end of memory [hex]
132  * u-boot reserves some memory for the MP boot page
133  */
134 #define CONFIG_KM_RESERVED_PRAM 0x1000
135 /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
136  * is not valid yet, which is the case for when u-boot copies itself to RAM
137  */
138 #define CONFIG_PRAM             ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM) >> 10)
139
140 #define CONFIG_KM_CRAMFS_ADDR   0x2000000
141 #define CONFIG_KM_KERNEL_ADDR   0x1000000       /* max kernel size 15.5Mbytes */
142 #define CONFIG_KM_FDT_ADDR      0x1F80000       /* max dtb    size  0.5Mbytes */
143
144 /*
145  * Local Bus Definitions
146  */
147
148 /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */
149 #define CONFIG_SYS_LBC_LCRR             (LCRR_CLKDIV_8 | LCRR_EADC_2)
150
151 /* Nand Flash */
152 #define CONFIG_NAND_FSL_ELBC
153 #define CONFIG_SYS_NAND_BASE            0xffa00000
154 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
155
156 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
157 #define CONFIG_SYS_MAX_NAND_DEVICE      1
158 #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
159
160 /* NAND flash config */
161 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
162                                | BR_PS_8               /* Port Size = 8 bit */ \
163                                | BR_MS_FCM             /* MSEL = FCM */ \
164                                | BR_V)                 /* valid */
165
166 #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB       /* length 256K */ \
167                                | OR_FCM_BCTLD   /* LBCTL not ass */     \
168                                | OR_FCM_SCY_1   /* 1 clk wait cycle */  \
169                                | OR_FCM_RST     /* 1 clk read setup */  \
170                                | OR_FCM_PGS     /* Large page size */   \
171                                | OR_FCM_CST)    /* 0.25 command setup */
172
173 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
174 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
175
176 /* QRIO FPGA */
177 #define CONFIG_SYS_QRIO_BASE            0xfb000000
178 #define CONFIG_SYS_QRIO_BASE_PHYS       0xffb000000ull
179
180 #define CONFIG_SYS_QRIO_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \
181                                 | BR_PS_8       /* Port Size 8 bits */ \
182                                 | BR_DECC_OFF   /* no error corr */ \
183                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
184                                 | BR_V)         /* valid */
185
186 #define CONFIG_SYS_QRIO_OR_PRELIM  (OR_AM_64KB  /* length 64K */ \
187                                 | OR_GPCM_BCTLD /* no LCTL assert */ \
188                                 | OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \
189                                 | OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
190                                 | OR_GPCM_TRLX /* relaxed tmgs */ \
191                                 | OR_GPCM_EAD) /* extra bus clk cycles */
192
193 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */
194 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */
195
196 #define CONFIG_MISC_INIT_F
197
198 #define CONFIG_HWCONFIG
199
200 /* define to use L1 as initial stack */
201 #define CONFIG_L1_INIT_RAM
202 #define CONFIG_SYS_INIT_RAM_LOCK
203 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
204 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
205 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
206 /* The assembler doesn't like typecast */
207 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
208         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
209           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
210 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
211
212 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
213                                         GENERATED_GBL_DATA_SIZE)
214 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
215
216 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
217 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
218 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)
219
220 /* Serial Port - controlled on board with jumper J8
221  * open - index 2
222  * shorted - index 1
223  */
224 #define CONFIG_SYS_NS16550_SERIAL
225 #define CONFIG_SYS_NS16550_REG_SIZE     1
226 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
227
228 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x11C500)
229 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x11C600)
230 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x11D500)
231 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x11D600)
232
233 #define CONFIG_KM_CONSOLE_TTY   "ttyS0"
234
235 /* I2C */
236
237 #define CONFIG_SYS_I2C
238 #define CONFIG_SYS_I2C_INIT_BOARD
239 #define CONFIG_SYS_I2C_SPEED            100000 /* deblocking */
240 #define CONFIG_SYS_NUM_I2C_BUSES        3
241 #define CONFIG_SYS_I2C_MAX_HOPS         1
242 #define CONFIG_SYS_I2C_FSL              /* Use FSL I2C driver */
243 #define CONFIG_I2C_MULTI_BUS
244 #define CONFIG_I2C_CMD_TREE
245 #define CONFIG_SYS_FSL_I2C_SPEED        400000
246 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
247 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
248 #define CONFIG_SYS_I2C_BUSES    {       {0, {I2C_NULL_HOP} }, \
249                                         {0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
250                                         {0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \
251                                 }
252 #ifndef __ASSEMBLY__
253 void set_sda(int state);
254 void set_scl(int state);
255 int get_sda(void);
256 int get_scl(void);
257 #endif
258
259 #define CONFIG_KM_IVM_BUS               1       /* I2C1 (Mux-Port 1)*/
260
261 /*
262  * eSPI - Enhanced SPI
263  */
264
265 /*
266  * General PCI
267  * Memory space is mapped 1-1, but I/O space must start from 0.
268  */
269
270 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
271 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
272 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
273 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
274 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
275 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
276 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
277 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
278 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
279
280 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
281 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
282 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
283 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
284 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
285 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8010000
286 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
287 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8010000ull
288 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
289
290 /* Qman/Bman */
291 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
292 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
293 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
294 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
295 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
296 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
297 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
298 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
299 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
300                                         CONFIG_SYS_BMAN_CENA_SIZE)
301 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
302 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
303 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
304 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
305 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
306 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
307 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
308 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
309 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
310 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
311 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
312                                         CONFIG_SYS_QMAN_CENA_SIZE)
313 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
314 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
315
316 #define CONFIG_SYS_DPAA_FMAN
317 #define CONFIG_SYS_DPAA_PME
318 /* Default address of microcode for the Linux Fman driver
319  * env is stored at 0x100000, sector size is 0x10000, x2 (redundant)
320  * ucode is stored after env, so we got 0x120000.
321  */
322 #define CONFIG_SYS_FMAN_FW_ADDR 0x120000
323 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
324 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
325
326 #define CONFIG_PHYLIB_10G
327
328 #define CONFIG_PCI_INDIRECT_BRIDGE
329
330 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
331
332 /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */
333 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x11
334 #define CONFIG_SYS_TBIPA_VALUE  8
335 #define CONFIG_ETHPRIME         "FM1@DTSEC5"
336
337 /*
338  * Environment
339  */
340 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
341 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
342
343 /*
344  * Hardware Watchdog
345  */
346 #define CONFIG_WATCHDOG                 /* enable CPU watchdog */
347 #define CONFIG_WATCHDOG_PRESC 34        /* wdog prescaler 2^(64-34) (~10min) */
348 #define CONFIG_WATCHDOG_RC WRC_CHIP     /* reset chip on watchdog event */
349
350 /*
351  * additionnal command line configuration.
352  */
353
354 /* we don't need flash support */
355 #undef CONFIG_JFFS2_CMDLINE
356
357 /*
358  * For booting Linux, the board info and command line data
359  * have to be in the first 64 MB of memory, since this is
360  * the maximum mapped by the Linux kernel during initialization.
361  */
362 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
363 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
364
365 #ifdef CONFIG_CMD_KGDB
366 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
367 #endif
368
369 #define __USB_PHY_TYPE  utmi
370 #define CONFIG_USB_EHCI_FSL
371
372 /*
373  * Environment Configuration
374  */
375 #define CONFIG_ENV_OVERWRITE
376 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
377 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
378 #endif
379
380 /* architecture specific default bootargs */
381 #define CONFIG_KM_DEF_BOOT_ARGS_CPU             ""
382
383 /* FIXME: FDT_ADDR is unspecified */
384 #define CONFIG_KM_DEF_ENV_CPU                                           \
385         "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"                   \
386         "cramfsloadfdt="                                                \
387                 "cramfsload ${fdt_addr_r} "                             \
388                 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"             \
389         "fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0"              \
390         "u-boot=" CONFIG_HOSTNAME "/u-boot.pbl\0"               \
391         "update="                                                       \
392                 "sf probe 0;sf erase 0 +${filesize};"                   \
393                 "sf write ${load_addr_r} 0 ${filesize};\0"              \
394         "set_fdthigh=true\0"                                            \
395         "checkfdt=true\0"                                               \
396         ""
397
398 #define CONFIG_HW_ENV_SETTINGS                                          \
399         "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0"                       \
400         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
401         "usb_dr_mode=host\0"
402
403 #define CONFIG_KM_NEW_ENV                                               \
404         "newenv=sf probe 0;"                                            \
405                 "sf erase " __stringify(CONFIG_ENV_OFFSET) " "          \
406                 __stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
407
408 /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
409 #ifndef CONFIG_KM_DEF_ARCH
410 #define CONFIG_KM_DEF_ARCH      "arch=ppc_82xx\0"
411 #endif
412
413 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
414         CONFIG_KM_DEF_ENV                                               \
415         CONFIG_KM_DEF_ARCH                                              \
416         CONFIG_KM_NEW_ENV                                               \
417         CONFIG_HW_ENV_SETTINGS                                          \
418         "EEprom_ivm=pca9547:70:9\0"                                     \
419         ""
420
421 /* App2 Local bus */
422 #define CONFIG_SYS_LBAPP2_BASE          0xE0000000
423 #define CONFIG_SYS_LBAPP2_BASE_PHYS     0xFE0000000ull
424
425 #define CONFIG_SYS_LBAPP2_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_LBAPP2_BASE_PHYS) \
426                                 | BR_PS_8       /* Port Size 8 bits */ \
427                                 | BR_DECC_OFF   /* no error corr */ \
428                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
429                                 | BR_V)         /* valid */
430
431 #define CONFIG_SYS_LBAPP2_OR_PRELIM (OR_AM_256MB        /* length 256MB */ \
432                                 | OR_GPCM_ACS_DIV2 /* LCS 1/2 clk after */ \
433                                 | OR_GPCM_CSNT /* LCS 1/4 clk before */ \
434                                 | OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
435                                 | OR_GPCM_TRLX /* relaxed tmgs */ \
436                                 | OR_GPCM_EAD) /* extra bus clk cycles */
437 /* Local bus app2 Base Address */
438 #define CONFIG_SYS_BR3_PRELIM  CONFIG_SYS_LBAPP2_BR_PRELIM
439 /* Local bus app2 Options */
440 #define CONFIG_SYS_OR3_PRELIM  CONFIG_SYS_LBAPP2_OR_PRELIM
441
442 #endif  /* __CONFIG_H */