2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 * (C) Copyright 2008-2011
12 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
24 * High Level Configuration Options
26 #define CONFIG_QE /* Has QE */
27 #define CONFIG_MPC8360 /* MPC8360 CPU specific */
28 #define CONFIG_KMETER1 /* KMETER1 board specific */
29 #define CONFIG_HOSTNAME kmeter1
30 #define CONFIG_KM_BOARD_NAME "kmeter1"
32 #define CONFIG_SYS_TEXT_BASE 0xF0000000
33 #define CONFIG_KM_DEF_NETDEV \
36 /* include common defines/options for all 83xx Keymile boards */
37 #include "km/km83xx-common.h"
39 #define CONFIG_MISC_INIT_R
43 #define CONFIG_SYS_SICRH (SICRH_UC1EOBI | SICRH_UC2E1OBI)
46 * Hardware Reset Configuration Word
48 #define CONFIG_SYS_HRCW_LOW (\
49 HRCWL_CSB_TO_CLKIN_4X1 | \
50 HRCWL_CORE_TO_CSB_2X1 | \
51 HRCWL_CE_PLL_VCO_DIV_2 | \
54 #define CONFIG_SYS_HRCW_HIGH (\
56 HRCWH_FROM_0X00000100 | \
57 HRCWH_BOOTSEQ_DISABLE | \
58 HRCWH_SW_WATCHDOG_DISABLE | \
59 HRCWH_ROM_LOC_LOCAL_16BIT | \
64 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
65 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
67 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
68 #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
69 #define CONFIG_SYS_DDR_INTERVAL ((0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
70 (0x3cf << SDRAM_INTERVAL_REFINT_SHIFT))
72 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
73 CSCONFIG_ROW_BIT_13 | \
74 CSCONFIG_COL_BIT_10 | \
75 CSCONFIG_ODT_WR_ONLY_CURRENT)
77 #define CONFIG_SYS_DDRCDR (DDRCDR_EN | DDRCDR_Q_DRN)
79 #define CONFIG_SYS_DDR_MODE 0x47860452
80 #define CONFIG_SYS_DDR_MODE2 0x8080c000
82 #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
83 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
84 (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
85 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
86 (0 << TIMING_CFG0_WWT_SHIFT) | \
87 (0 << TIMING_CFG0_RRT_SHIFT) | \
88 (0 << TIMING_CFG0_WRT_SHIFT) | \
89 (0 << TIMING_CFG0_RWT_SHIFT))
91 #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \
92 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
93 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
94 (3 << TIMING_CFG1_WRREC_SHIFT) | \
95 (7 << TIMING_CFG1_REFREC_SHIFT) | \
96 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
97 (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
98 (3 << TIMING_CFG1_PRETOACT_SHIFT))
100 #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
101 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
102 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
103 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
104 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
105 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
106 (5 << TIMING_CFG2_CPO_SHIFT))
108 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
111 #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
112 #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
114 #define CONFIG_SYS_PAXE_BASE 0xA0000000
115 #define CONFIG_SYS_PAXE_SIZE 512
118 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
121 * Local Bus Configuration & Clock Setup
123 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
124 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_2
125 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
128 * Init Local Bus Memory Controller:
130 * Bank Bus Machine PortSz Size Device
131 * ---- --- ------- ------ ----- ------
132 * 3 Local GPCM 8 bit 512MB PAXE
137 * PAXE on the local bus CS3
139 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PAXE_BASE
140 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_512MB)
142 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PAXE_BASE | \
143 BR_PS_8 | /* 8 bit port size */ \
144 BR_MS_GPCM | /* MSEL = GPCM */ \
146 #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PAXE_SIZE) | \
147 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
149 OR_GPCM_TRLX_SET | OR_GPCM_EAD)
155 /* PAXE: icache cacheable, but dcache-inhibit and guarded */
156 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_RW | \
158 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PAXE_BASE | BATU_BL_256M | \
160 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_RW | \
161 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
162 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
165 /* PCI MEM space: cacheable */
166 #define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_MEMCOHERENCE)
167 #define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
168 #define CFG_DBAT6L CFG_IBAT6L
169 #define CFG_DBAT6U CFG_IBAT6U
170 /* PCI MMIO space: cache-inhibit and guarded */
171 #define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_RW | \
172 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
173 #define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
174 #define CFG_DBAT7L CFG_IBAT7L
175 #define CFG_DBAT7U CFG_IBAT7U
176 #else /* CONFIG_PCI */
177 #define CONFIG_SYS_IBAT6L (0)
178 #define CONFIG_SYS_IBAT6U (0)
179 #define CONFIG_SYS_IBAT7L (0)
180 #define CONFIG_SYS_IBAT7U (0)
181 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
182 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
183 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
184 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
185 #endif /* CONFIG_PCI */
187 #endif /* __CONFIG_H */