Merge https://source.denx.de/u-boot/custodians/u-boot-watchdog
[platform/kernel/u-boot.git] / include / configs / kmcent2.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2016 Keymile AG
4  * Rainer Boschung <rainer.boschung@keymile.com>
5  *
6  */
7
8 #ifndef __KMCENT2_H
9 #define __KMCENT2_H
10
11 #define CONFIG_HOSTNAME         "kmcent2"
12 #define KM_BOARD_NAME   CONFIG_HOSTNAME
13
14 /*
15  * The Linux fsl_fman driver needs to be able to process frames with more
16  * than just the VLAN tag (i.e. eDSA tag). It is passed as a kernel boot
17  * parameters
18  */
19 #define CONFIG_KM_DEF_BOOT_ARGS_CPU     "fsl_dpaa_fman.fsl_fm_max_frm=1558"
20
21 #include "km/keymile-common.h"
22
23 /* Application IFC chip selects */
24 #define SYS_LAWAPP_BASE         0xc0000000
25 #define SYS_LAWAPP_BASE_PHYS    (0xf00000000ull | SYS_LAWAPP_BASE)
26
27 /* Application IFC CS4 MRAM */
28 #define CONFIG_SYS_MRAM_BASE            SYS_LAWAPP_BASE
29 #define SYS_MRAM_BASE_PHYS      SYS_LAWAPP_BASE_PHYS
30 #define SYS_MRAM_CSPR_EXT       (0x0f)
31 #define SYS_MRAM_CSPR   (CSPR_PHYS_ADDR(CONFIG_SYS_MRAM_BASE) | \
32                                 CSPR_PORT_SIZE_8 | /* 8 bit */          \
33                                 CSPR_MSEL_GPCM   | /* msel = gpcm */    \
34                                 CSPR_V /* bank is valid */)
35 #define SYS_MRAM_AMASK          IFC_AMASK(2 * 1024 * 1024) /* 2 MiB */
36 #define SYS_MRAM_CSOR           CSOR_GPCM_TRHZ_40
37 /* MRAM Timing parameters for IFC CS4 */
38 #define SYS_MRAM_FTIM0  (FTIM0_GPCM_TACSE(0x6) | \
39                         FTIM0_GPCM_TEADC(0x8)  | \
40                         FTIM0_GPCM_TEAHC(0x2))
41 #define SYS_MRAM_FTIM1  (FTIM1_GPCM_TACO(0x2) | \
42                         FTIM1_GPCM_TRAD(0xe))
43 #define SYS_MRAM_FTIM2  (FTIM2_GPCM_TCS(0x2) | \
44                         FTIM2_GPCM_TCH(0x2)  | \
45                         FTIM2_GPCM_TWP(0x8))
46 #define SYS_MRAM_FTIM3  0x04000000
47 #define CONFIG_SYS_CSPR4_EXT    SYS_MRAM_CSPR_EXT
48 #define CONFIG_SYS_CSPR4        SYS_MRAM_CSPR
49 #define CONFIG_SYS_AMASK4       SYS_MRAM_AMASK
50 #define CONFIG_SYS_CSOR4        SYS_MRAM_CSOR
51 #define CONFIG_SYS_CS4_FTIM0    SYS_MRAM_FTIM0
52 #define CONFIG_SYS_CS4_FTIM1    SYS_MRAM_FTIM1
53 #define CONFIG_SYS_CS4_FTIM2    SYS_MRAM_FTIM2
54 #define CONFIG_SYS_CS4_FTIM3    SYS_MRAM_FTIM3
55
56 /* Application IFC CS6: BFTIC */
57 #define SYS_BFTIC_BASE          0xd0000000
58 #define SYS_BFTIC_BASE_PHYS     (0xf00000000ull | SYS_BFTIC_BASE)
59 #define SYS_BFTIC_CSPR_EXT      (0x0f)
60 #define SYS_BFTIC_CSPR  (CSPR_PHYS_ADDR(SYS_BFTIC_BASE) | \
61                                 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
62                                 CSPR_MSEL_GPCM |   /* MSEL = GPCM */\
63                                 CSPR_V)            /* valid */
64 #define SYS_BFTIC_AMASK IFC_AMASK(64 * 1024)  /* 64kB */
65 #define SYS_BFTIC_CSOR  CSOR_GPCM_TRHZ_40
66 /* BFTIC Timing parameters for IFC CS6 */
67 #define SYS_BFTIC_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
68                                 FTIM0_GPCM_TEADC(0x8) | \
69                                 FTIM0_GPCM_TEAHC(0x2))
70 #define SYS_BFTIC_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
71                                 FTIM1_GPCM_TRAD(0x12))
72 #define SYS_BFTIC_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
73                                 FTIM2_GPCM_TCH(0x1) | \
74                                 FTIM2_GPCM_TWP(0x12))
75 #define SYS_BFTIC_FTIM3 0x04000000
76 #define CONFIG_SYS_CSPR6_EXT    SYS_BFTIC_CSPR_EXT
77 #define CONFIG_SYS_CSPR6        SYS_BFTIC_CSPR
78 #define CONFIG_SYS_AMASK6       SYS_BFTIC_AMASK
79 #define CONFIG_SYS_CSOR6        SYS_BFTIC_CSOR
80 #define CONFIG_SYS_CS6_FTIM0    SYS_BFTIC_FTIM0
81 #define CONFIG_SYS_CS6_FTIM1    SYS_BFTIC_FTIM1
82 #define CONFIG_SYS_CS6_FTIM2    SYS_BFTIC_FTIM2
83 #define CONFIG_SYS_CS6_FTIM3    SYS_BFTIC_FTIM3
84
85 /* Application IFC CS7 PAXE */
86 #define CONFIG_SYS_PAXE_BASE            0xd8000000
87 #define SYS_PAXE_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_PAXE_BASE)
88 #define SYS_PAXE_CSPR_EXT       (0x0f)
89 #define SYS_PAXE_CSPR  (CSPR_PHYS_ADDR(CONFIG_SYS_PAXE_BASE) | \
90                                 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
91                                 CSPR_MSEL_GPCM |   /* MSEL = GPCM */\
92                                 CSPR_V)            /* valid */
93 #define SYS_PAXE_AMASK IFC_AMASK(64 * 1024)  /* 64kB */
94 #define SYS_PAXE_CSOR  CSOR_GPCM_TRHZ_40
95 /* PAXE Timing parameters for IFC CS7 */
96 #define SYS_PAXE_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
97                         FTIM0_GPCM_TEADC(0x8) | \
98                         FTIM0_GPCM_TEAHC(0x2))
99 #define SYS_PAXE_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
100                         FTIM1_GPCM_TRAD(0x12))
101 #define SYS_PAXE_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
102                         FTIM2_GPCM_TCH(0x1) | \
103                         FTIM2_GPCM_TWP(0x12))
104 #define SYS_PAXE_FTIM3  0x04000000
105 #define CONFIG_SYS_CSPR7_EXT    SYS_PAXE_CSPR_EXT
106 #define CONFIG_SYS_CSPR7        SYS_PAXE_CSPR
107 #define CONFIG_SYS_AMASK7       SYS_PAXE_AMASK
108 #define CONFIG_SYS_CSOR7        SYS_PAXE_CSOR
109 #define CONFIG_SYS_CS7_FTIM0    SYS_PAXE_FTIM0
110 #define CONFIG_SYS_CS7_FTIM1    SYS_PAXE_FTIM1
111 #define CONFIG_SYS_CS7_FTIM2    SYS_PAXE_FTIM2
112 #define CONFIG_SYS_CS7_FTIM3    SYS_PAXE_FTIM3
113
114 /* PRST */
115 #define KM_BFTIC4_RST           0
116 #define KM_DPAXE_RST            1
117 #define KM_FEMT_RST             3
118 #define KM_FOAM_RST             4
119 #define KM_EFE_RST              5
120 #define KM_ES_PHY_RST           6
121 #define KM_XES_PHY_RST          7
122 #define KM_ZL30158_RST          8
123 #define KM_ZL30364_RST          9
124 #define KM_BOBCAT_RST           10
125 #define KM_ETHSW_DDR_RST                12
126 #define KM_CFE_RST              13
127 #define KM_PEXSW_RST            14
128 #define KM_PEXSW_NT_RST         15
129
130 /* QRIO GPIOs used for deblocking */
131 #define KM_I2C_DEBLOCK_PORT     QRIO_GPIO_A
132 #define KM_I2C_DEBLOCK_SCL      20
133 #define KM_I2C_DEBLOCK_SDA      21
134
135 /* High Level Configuration Options */
136
137 #define CONFIG_RESET_VECTOR_ADDRESS     0xebfffffc
138
139 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
140
141 /* Environment in parallel NOR-Flash */
142 #define CONFIG_ENV_TOTAL_SIZE           0x040000
143 #define ENV_DEL_ADDR            0xebf00000      /*direct for newenv*/
144
145 /*
146  * These can be toggled for performance analysis, otherwise use default.
147  */
148 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
149
150 /* POST memory regions test */
151 #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS
152
153 /*
154  *  Config the L3 Cache as L3 SRAM
155  */
156 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
157 #define CONFIG_SYS_L3_SIZE              256 << 10
158
159 #define CONFIG_SYS_DCSRBAR              0xf0000000
160 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
161
162 /*
163  * DDR Setup
164  */
165 #define CONFIG_VERY_BIG_RAM
166 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
167 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
168
169 #define SPD_EEPROM_ADDRESS      0x54
170 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
171
172 /******************************************************************************
173  * (PRAM usage)
174  * ... -------------------------------------------------------
175  * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
176  * ... |<------------------- pram -------------------------->|
177  * ... -------------------------------------------------------
178  * @END_OF_RAM:
179  * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
180  * @CONFIG_KM_PHRAM: address for /var
181  * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
182  */
183
184 /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
185  * is not valid yet, which is the case for when u-boot copies itself to RAM
186  */
187 #define CONFIG_PRAM             ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM) >> 10)
188
189 /*
190  * IFC Definitions
191  */
192 /* NOR flash on IFC CS0 */
193 #define CONFIG_SYS_FLASH_BASE           0xe8000000
194 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | \
195                                         CONFIG_SYS_FLASH_BASE)
196
197 #define CONFIG_SYS_NOR_CSPR_EXT (0x0f)
198 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
199                                 CSPR_PORT_SIZE_16 | /* Port size = 16 bit */\
200                                 0x00000010 |        /* drive TE high */\
201                                 CSPR_MSEL_NOR |     /* MSEL = NOR */\
202                                 CSPR_V)             /* valid */
203 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(64 * 1024 * 1024) /* 64MB */
204 #define CONFIG_SYS_NOR_CSOR     (CSOR_NOR_AVD_TGL_PGM_EN | /* AVD toggle */\
205                                 CSOR_NOR_TRHZ_20 | \
206                                 CSOR_NOR_BCTLD)
207
208 /* NOR Flash Timing Params */
209 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x1) | \
210                                 FTIM0_NOR_TEADC(0x7) | \
211                                 FTIM0_NOR_TEAHC(0x1))
212 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x1) | \
213                                 FTIM1_NOR_TRAD_NOR(0x21) | \
214                                 FTIM1_NOR_TSEQRAD_NOR(0x21))
215 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCH(0x1) | \
216                                 FTIM2_NOR_TCS(0x1) | \
217                                 FTIM2_NOR_TWP(0xb) | \
218                                 FTIM2_NOR_TWPH(0x6))
219 #define CONFIG_SYS_NOR_FTIM3    0x0
220
221 #define CONFIG_SYS_CSPR0_EXT    CONFIG_SYS_NOR_CSPR_EXT
222 #define CONFIG_SYS_CSPR0        CONFIG_SYS_NOR_CSPR
223 #define CONFIG_SYS_AMASK0       CONFIG_SYS_NOR_AMASK
224 #define CONFIG_SYS_CSOR0        CONFIG_SYS_NOR_CSOR
225 #define CONFIG_SYS_CS0_FTIM0    CONFIG_SYS_NOR_FTIM0
226 #define CONFIG_SYS_CS0_FTIM1    CONFIG_SYS_NOR_FTIM1
227 #define CONFIG_SYS_CS0_FTIM2    CONFIG_SYS_NOR_FTIM2
228 #define CONFIG_SYS_CS0_FTIM3    CONFIG_SYS_NOR_FTIM3
229
230 /* More NOR Flash params */
231
232 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
233
234 /* NAND Flash on IFC CS1*/
235 #define CONFIG_SYS_NAND_BASE            0xfa000000
236 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
237
238 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0f)
239 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE) | \
240                                 CSPR_PORT_SIZE_8 | /* Port Size = 8 bit */\
241                                 0x00000010 |       /* drive TE high */\
242                                 CSPR_MSEL_NAND |   /* MSEL = NAND */\
243                                 CSPR_V)            /* valid */
244 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024) /* 64kB */
245
246 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN | /* ECC encoder on */ \
247                                 CSOR_NAND_ECC_DEC_EN | /* ECC decoder on */   \
248                                 CSOR_NAND_ECC_MODE_4 | /* 4-bit ECC */        \
249                                 CSOR_NAND_RAL_3      | /* RAL = 3Bytes */     \
250                                 CSOR_NAND_PGS_2K     | /* Page size = 2K */   \
251                                 CSOR_NAND_SPRZ_128   | /* Spare size = 128 */ \
252                                 CSOR_NAND_PB(64)     | /* 64 Pages/Block */   \
253                                 CSOR_NAND_TRHZ_40    | /**/                   \
254                                 CSOR_NAND_BCTLD)       /**/
255
256 /* ONFI NAND Flash mode0 Timing Params */
257 #define CONFIG_SYS_NAND_FTIM0   (FTIM0_NAND_TCCST(0x3) | \
258                                 FTIM0_NAND_TWP(0x8) | \
259                                 FTIM0_NAND_TWCHT(0x3) | \
260                                 FTIM0_NAND_TWH(0x5))
261 #define CONFIG_SYS_NAND_FTIM1   (FTIM1_NAND_TADLE(0x1e) | \
262                                 FTIM1_NAND_TWBE(0x1e) | \
263                                 FTIM1_NAND_TRR(0x6) | \
264                                 FTIM1_NAND_TRP(0x8))
265 #define CONFIG_SYS_NAND_FTIM2   (FTIM2_NAND_TRAD(0x9) | \
266                                 FTIM2_NAND_TREH(0x5) | \
267                                 FTIM2_NAND_TWHRE(0x3c))
268 #define CONFIG_SYS_NAND_FTIM3   (FTIM3_NAND_TWW(0x1e))
269
270 #define CONFIG_SYS_CSPR1_EXT    CONFIG_SYS_NAND_CSPR_EXT
271 #define CONFIG_SYS_CSPR1        CONFIG_SYS_NAND_CSPR
272 #define CONFIG_SYS_AMASK1       CONFIG_SYS_NAND_AMASK
273 #define CONFIG_SYS_CSOR1        CONFIG_SYS_NAND_CSOR
274 #define CONFIG_SYS_CS1_FTIM0    CONFIG_SYS_NAND_FTIM0
275 #define CONFIG_SYS_CS1_FTIM1    CONFIG_SYS_NAND_FTIM1
276 #define CONFIG_SYS_CS1_FTIM2    CONFIG_SYS_NAND_FTIM2
277 #define CONFIG_SYS_CS1_FTIM3    CONFIG_SYS_NAND_FTIM3
278
279 /* More NAND Flash Params */
280 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
281 #define CONFIG_SYS_MAX_NAND_DEVICE      1
282
283 /* QRIO on IFC CS2 */
284 #define CONFIG_SYS_QRIO_BASE            0xfb000000
285 #define CONFIG_SYS_QRIO_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_QRIO_BASE)
286 #define SYS_QRIO_CSPR_EXT       (0x0f)
287 #define SYS_QRIO_CSPR   (CSPR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE) | \
288                                 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
289                                 0x00000010 |       /* drive TE high */\
290                                 CSPR_MSEL_GPCM |   /* MSEL = GPCM */\
291                                 CSPR_V)           /* valid */
292 #define SYS_QRIO_AMASK  IFC_AMASK(64 * 1024)  /* 64kB */
293 #define SYS_QRIO_CSOR   (CSOR_GPCM_TRHZ_20 |\
294                         CSOR_GPCM_BCTLD)
295 /* QRIO Timing parameters for IFC CS2 */
296 #define SYS_QRIO_FTIM0  (FTIM0_GPCM_TACSE(0x2) | \
297                         FTIM0_GPCM_TEADC(0x8) | \
298                         FTIM0_GPCM_TEAHC(0x2))
299 #define SYS_QRIO_FTIM1  (FTIM1_GPCM_TACO(0x2) | \
300                         FTIM1_GPCM_TRAD(0x6))
301 #define SYS_QRIO_FTIM2  (FTIM2_GPCM_TCS(0x1) | \
302                         FTIM2_GPCM_TCH(0x1) | \
303                         FTIM2_GPCM_TWP(0x7))
304 #define SYS_QRIO_FTIM3  0x04000000
305 #define CONFIG_SYS_CSPR2_EXT    SYS_QRIO_CSPR_EXT
306 #define CONFIG_SYS_CSPR2        SYS_QRIO_CSPR
307 #define CONFIG_SYS_AMASK2       SYS_QRIO_AMASK
308 #define CONFIG_SYS_CSOR2        SYS_QRIO_CSOR
309 #define CONFIG_SYS_CS2_FTIM0    SYS_QRIO_FTIM0
310 #define CONFIG_SYS_CS2_FTIM1    SYS_QRIO_FTIM1
311 #define CONFIG_SYS_CS2_FTIM2    SYS_QRIO_FTIM2
312 #define CONFIG_SYS_CS2_FTIM3    SYS_QRIO_FTIM3
313
314 #define CONFIG_HWCONFIG
315
316 /* define to use L1 as initial stack */
317 #define CONFIG_SYS_INIT_RAM_LOCK
318 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
319 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
320 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
321 /* The assembler doesn't like typecast */
322 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
323         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
324           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
325 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
326
327 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
328
329 #define CONFIG_SYS_MONITOR_LEN          0xc0000         /* 768k */
330
331 /*
332  * Serial Port - controlled on board with jumper J8
333  * open - index 2
334  * shorted - index 1
335  * Retain non-DM serial port for debug purposes.
336  */
337 #if !defined(CONFIG_DM_SERIAL)
338 #define CONFIG_SYS_NS16550_SERIAL
339 #define CONFIG_SYS_NS16550_REG_SIZE     1
340 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
341 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x11C500)
342 #endif
343
344 #ifndef __ASSEMBLY__
345 void set_sda(int state);
346 void set_scl(int state);
347 int get_sda(void);
348 int get_scl(void);
349 #endif
350
351 /*
352  * General PCI
353  * Memory space is mapped 1-1, but I/O space must start from 0.
354  */
355 /* controller 1 */
356 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
357 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
358 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
359 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
360
361 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
362 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
363 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
364 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
365 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
366 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
367 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
368                                         CONFIG_SYS_BMAN_CENA_SIZE)
369 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
370 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
371 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
372 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
373 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
374 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
375 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
376 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
377 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
378                                         CONFIG_SYS_QMAN_CENA_SIZE)
379 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
380 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
381
382 #define CONFIG_SYS_DPAA_FMAN
383 #define CONFIG_SYS_DPAA_PME
384
385 /* Qman / Bman */
386 /* RGMII (FM1@DTESC5) is local managemant interface */
387 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x11
388
389 /*
390  * Hardware Watchdog
391  */
392 #define CONFIG_WATCHDOG_PRESC 34        /* wdog prescaler 2^(64-34) ~10min */
393 #define CONFIG_WATCHDOG_RC WRC_CHIP     /* reset chip on watchdog event */
394
395 /*
396  * For booting Linux, the board info and command line data
397  * have to be in the first 64 MB of memory, since this is
398  * the maximum mapped by the Linux kernel during initialization.
399  */
400 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
401
402 /*
403  * Environment Configuration
404  */
405 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
406 #define CONFIG_KM_DEF_ENV
407 #endif
408
409 #define __USB_PHY_TYPE  utmi
410
411 #define CONFIG_KM_DEF_ENV_CPU                                           \
412         "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"                   \
413         "cramfsloadfdt="                                                \
414                 "cramfsload ${fdt_addr_r} "                             \
415                 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"             \
416         "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0"               \
417         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
418                 " +${filesize} && "                                     \
419                 "erase " __stringify(CONFIG_SYS_MONITOR_BASE)           \
420                 " +${filesize} && "                                     \
421                 "cp.b ${load_addr_r} "                                  \
422                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize} && " \
423                 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE)      \
424                 " +${filesize}\0"                                       \
425         "update-nor=protect off " __stringify(CONFIG_SYS_FLASH_BASE)    \
426                 " +${filesize} && "                                     \
427                 "erase " __stringify(CONFIG_SYS_FLASH_BASE)             \
428                 " +${filesize} && "                                     \
429                 "cp.b ${load_addr_r} "                                  \
430                 __stringify(CONFIG_SYS_FLASH_BASE) " ${filesize} && "   \
431                 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE)      \
432                 " +" __stringify(CONFIG_SYS_MONITOR_LEN) "\0"           \
433         "set_fdthigh=true\0"                                            \
434         "checkfdt=true\0"                                               \
435         "fpgacfg=true\0"                                                \
436         ""
437
438 #define CONFIG_HW_ENV_SETTINGS                                          \
439         "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0"                       \
440         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
441         "usb_dr_mode=host\0"
442
443 #define CONFIG_KM_NEW_ENV                                               \
444         "newenv=protect off " __stringify(ENV_DEL_ADDR)                 \
445                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && "          \
446                 "erase " __stringify(ENV_DEL_ADDR)                      \
447                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && "          \
448                 "protect on " __stringify(ENV_DEL_ADDR)                 \
449                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) "\0"
450
451 /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
452 #ifndef CONFIG_KM_DEF_ARCH
453 #define CONFIG_KM_DEF_ARCH      "arch=ppc_82xx\0"
454 #endif
455
456 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
457         CONFIG_KM_DEF_ENV                                               \
458         CONFIG_KM_DEF_ARCH                                              \
459         CONFIG_KM_NEW_ENV                                               \
460         CONFIG_HW_ENV_SETTINGS                                          \
461         "EEprom_ivm=pca9547:70:9\0"                                     \
462         ""
463
464 #endif  /* __KMCENT2_H */