Convert CONFIG_CONSOLE_EXTRA_INFO to Kconfig
[platform/kernel/u-boot.git] / include / configs / ipek01.h
1 /*
2  * (C) Copyright 2006
3  * MicroSys GmbH
4  *
5  * (C) Copyright 2009
6  * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17
18 #define CONFIG_MPC5200
19 #define CONFIG_MPX5200          1       /* MPX5200 board */
20 #define CONFIG_MPC5200_DDR      1       /* use DDR RAM */
21 #define CONFIG_IPEK01                   /* Motherboard is ipek01 */
22
23 #define CONFIG_SYS_TEXT_BASE    0xfc000000
24
25 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000 /* ... running at 33MHz */
26
27 #define CONFIG_MISC_INIT_R
28
29 #define CONFIG_SYS_CACHELINE_SIZE       32 /* For MPC5xxx CPUs */
30 #ifdef CONFIG_CMD_KGDB
31 #define CONFIG_SYS_CACHELINE_SHIFT      5  /* log base 2 of the above value */
32 #endif
33
34 /*
35  * Serial console configuration
36  */
37 #define CONFIG_PSC_CONSOLE      1       /* console is on PSC1 */
38 #define CONFIG_BAUDRATE         115200  /* ... at 9600 bps */
39 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
40
41 #define CONFIG_CMDLINE_EDITING  1       /* add command line history */
42
43 /*
44  * Video configuration for LIME GDC
45  */
46 #ifdef CONFIG_VIDEO
47 #define CONFIG_VIDEO_MB862xx
48 #define CONFIG_VIDEO_MB862xx_ACCEL
49 #define VIDEO_FB_16BPP_WORD_SWAP
50 #define CONFIG_VIDEO_LOGO
51 #define CONFIG_VIDEO_BMP_LOGO
52 #define CONFIG_SPLASH_SCREEN
53 #define CONFIG_VIDEO_BMP_GZIP
54 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
55 /* Lime clock frequency */
56 #define CONFIG_SYS_MB862xx_CCF  0x90000 /* geo 166MHz other 133MHz */
57 /* SDRAM parameter */
58 #define CONFIG_SYS_MB862xx_MMR  0x41c767e3
59 #endif
60
61 /*
62  * PCI Mapping:
63  * 0x40000000 - 0x4fffffff - PCI Memory
64  * 0x50000000 - 0x50ffffff - PCI IO Space
65  */
66 #define CONFIG_PCI              1
67 #define CONFIG_PCI_PNP          1
68 #define CONFIG_PCI_SCAN_SHOW    1
69
70 #define CONFIG_PCI_MEM_BUS      0x40000000
71 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
72 #define CONFIG_PCI_MEM_SIZE     0x10000000
73
74 #define CONFIG_PCI_IO_BUS       0x50000000
75 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
76 #define CONFIG_PCI_IO_SIZE      0x01000000
77
78 #define CONFIG_MII              1
79 #define CONFIG_EEPRO100         1
80 #define CONFIG_SYS_RX_ETH_BUFFER        8  /* use 8 rx buffer on eepro100  */
81
82 /* Partitions */
83 #define CONFIG_DOS_PARTITION
84
85 /* USB */
86 #define CONFIG_USB_OHCI_NEW
87 #define CONFIG_SYS_OHCI_BE_CONTROLLER
88
89 #define CONFIG_SYS_USB_OHCI_CPU_INIT
90 #define CONFIG_SYS_USB_OHCI_REGS_BASE           MPC5XXX_USB
91 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "mpc5200"
92 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
93
94 /*
95  * Command line configuration.
96  */
97 #ifdef CONFIG_VIDEO
98 #define CONFIG_CMD_BMP          /* BMP support */
99 #endif
100 #define CONFIG_CMD_DATE         /* support for RTC, date/time...*/
101 #define CONFIG_CMD_IDE          /* IDE harddisk support */
102 #define CONFIG_CMD_IRQ          /* irqinfo */
103 #define CONFIG_CMD_PCI          /* pciinfo */
104
105 #define CONFIG_SYS_LOWBOOT      1
106
107 /*
108  * Autobooting
109  */
110
111 #define CONFIG_PREBOOT  "echo;" \
112         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
113         "echo"
114
115 #undef  CONFIG_BOOTARGS
116
117 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
118         "netdev=eth0\0"                                                 \
119         "consoledev=ttyPSC0\0"                                          \
120         "hostname=ipek01\0"                                             \
121         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
122                 "nfsroot=${serverip}:${rootpath}\0"                     \
123         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
124         "addip=setenv bootargs ${bootargs} "                            \
125                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
126                 ":${hostname}:${netdev}:off panic=1\0"                  \
127         "addtty=setenv bootargs ${bootargs} "                           \
128                 "console=${consoledev},${baudrate}\0"                   \
129         "flash_nfs=run nfsargs addip addtty;"                           \
130                 "bootm ${kernel_addr} - ${fdtaddr}\0"                   \
131         "flash_self=run ramargs addip addtty;"                          \
132                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0"     \
133         "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};"  \
134                 "run nfsargs addip addtty;"                             \
135                  "bootm ${loadaddr} - ${fdtaddr}\0"                     \
136         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
137         "bootfile=ipek01/uImage\0"                                      \
138         "load=tftp 100000 ipek01/u-boot.bin\0"                          \
139         "update=protect off FC000000 +60000; era FC000000 +60000; "     \
140                 "cp.b 100000 FC000000 ${filesize}\0"                    \
141         "upd=run load;run update\0"                                     \
142         "fdtaddr=800000\0"                                              \
143         "loadaddr=400000\0"                                             \
144         "fdtfile=ipek01/ipek01.dtb\0"                                   \
145         ""
146
147 #define CONFIG_BOOTCOMMAND      "run flash_self"
148
149 /*
150  * IPB Bus clocking configuration.
151  */
152 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK         /* for 133MHz */
153 /* PCI clock must be 33, because board will not boot */
154 #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2     /* for 66MHz */
155
156 /*
157  * Open firmware flat tree support
158  */
159 #define OF_CPU                  "PowerPC,5200@0"
160 #define OF_SOC                  "soc5200@f0000000"
161 #define OF_TBCLK                (bd->bi_busfreq / 4)
162
163 /*
164  * I2C configuration
165  */
166 #define CONFIG_HARD_I2C         1       /* I2C with hardware support */
167 #define CONFIG_SYS_I2C_MODULE   2       /* Select I2C module #1 or #2 */
168
169 #define CONFIG_SYS_I2C_SPEED    100000  /* 100 kHz */
170 #define CONFIG_SYS_I2C_SLAVE    0x7F
171
172 /*
173  * EEPROM configuration
174  */
175 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
176 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
177 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6
178 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10
179
180 /*
181  * RTC configuration
182  */
183 #define CONFIG_RTC_PCF8563
184 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
185
186 #define CONFIG_SYS_FLASH_BASE           0xFC000000
187 #define CONFIG_SYS_FLASH_SIZE           0x01000000
188 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + \
189                                          CONFIG_SYS_MONITOR_LEN)
190
191 #define CONFIG_SYS_MAX_FLASH_BANKS      1    /* max num of memory banks */
192 #define CONFIG_SYS_MAX_FLASH_SECT       256  /* max num of sects on one chip */
193 #define CONFIG_SYS_FLASH_PROTECTION  /* "Real" (hardware) sectors protection */
194
195 /* use CFI flash driver */
196 #define CONFIG_FLASH_CFI_DRIVER
197 #define CONFIG_SYS_FLASH_CFI
198 #define CONFIG_SYS_FLASH_EMPTY_INFO
199 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
200
201 /*
202  * Environment settings
203  */
204 #define CONFIG_ENV_IS_IN_FLASH          1
205 #define CONFIG_ENV_SIZE                 0x10000
206 #define CONFIG_ENV_SECT_SIZE            0x20000
207 #define CONFIG_ENV_OVERWRITE            1
208 #define CONFIG_ENV_ADDR_REDUND          (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
209 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
210
211 /*
212  * Memory map
213  */
214 #define CONFIG_SYS_MBAR                 0xf0000000
215 #define CONFIG_SYS_SDRAM_BASE           0x00000000
216 #define CONFIG_SYS_DEFAULT_MBAR         0x80000000
217 #define CONFIG_SYS_SRAM_BASE            0xF1000000
218 #define CONFIG_SYS_SRAM_SIZE            0x00200000
219 #define CONFIG_SYS_LIME_BASE            0xE4000000
220 #define CONFIG_SYS_LIME_SIZE            0x04000000
221 #define CONFIG_SYS_FPGA_BASE            0xC0000000
222 #define CONFIG_SYS_FPGA_SIZE            0x10000000
223 #define CONFIG_SYS_MPEG_BASE            0xe2000000
224 #define CONFIG_SYS_MPEG_SIZE            0x01000000
225 #define CONFIG_SYS_CF_BASE              0xe1000000
226 #define CONFIG_SYS_CF_SIZE              0x01000000
227
228 /* Use SRAM until RAM will be available */
229 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
230 /* End of used area in DPRAM */
231 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
232
233 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
234                                          GENERATED_GBL_DATA_SIZE)
235 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
236
237 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
238 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
239 #   define CONFIG_SYS_RAMBOOT           1
240 #endif
241
242 #define CONFIG_SYS_MONITOR_LEN  (384 << 10)  /* Reserve 384 kB for Monitor */
243 #define CONFIG_SYS_MALLOC_LEN   (4 << 20)    /* Reserve 128 kB for malloc() */
244 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)    /* Initial Memory map for Linux */
245
246 /*
247  * Ethernet configuration
248  */
249 #define CONFIG_MPC5xxx_FEC              1
250 #define CONFIG_MPC5xxx_FEC_MII100
251 #define CONFIG_PHY_ADDR                 0x00
252
253 /*
254  * GPIO configuration
255  */
256 #define CONFIG_SYS_GPS_PORT_CONFIG      0x1d556624
257
258 /*
259  * Miscellaneous configurable options
260  */
261 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
262 #ifdef CONFIG_CMD_KGDB
263 #define CONFIG_SYS_CBSIZE               1024    /* Console I/O Buffer Size */
264 #else
265 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
266 #endif
267 /* Print Buffer Size */
268 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
269                                          sizeof(CONFIG_SYS_PROMPT) + 16)
270 /* max number of command args */
271 #define CONFIG_SYS_MAXARGS              16
272 /* Boot Argument Buffer Size */
273 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
274
275 #define CONFIG_SYS_MEMTEST_START        0x00100000      /* memtest works on */
276 #define CONFIG_SYS_MEMTEST_END          0x00f00000      /* 1...15 MB in DRAM */
277
278 #define CONFIG_SYS_LOAD_ADDR            0x100000 /* default load address */
279
280 /*
281  * Various low-level settings
282  */
283 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
284 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
285
286 #define CONFIG_SYS_BOOTCS_START         CONFIG_SYS_FLASH_BASE
287 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
288 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
289 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
290 #define CONFIG_SYS_CS1_START            CONFIG_SYS_SRAM_BASE
291 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_SRAM_SIZE
292 #define CONFIG_SYS_CS3_START            CONFIG_SYS_LIME_BASE
293 #define CONFIG_SYS_CS3_SIZE             CONFIG_SYS_LIME_SIZE
294 #define CONFIG_SYS_CS6_START            CONFIG_SYS_FPGA_BASE
295 #define CONFIG_SYS_CS6_SIZE             CONFIG_SYS_FPGA_SIZE
296 #define CONFIG_SYS_CS5_START            CONFIG_SYS_CF_BASE
297 #define CONFIG_SYS_CS5_SIZE             CONFIG_SYS_CF_SIZE
298 #define CONFIG_SYS_CS7_START            CONFIG_SYS_MPEG_BASE
299 #define CONFIG_SYS_CS7_SIZE             CONFIG_SYS_MPEG_SIZE
300
301 #ifdef CONFIG_SYS_PCISPEED_66
302 #define CONFIG_SYS_BOOTCS_CFG           0x0006F900
303 #define CONFIG_SYS_CS1_CFG              0x0004FB00
304 #define CONFIG_SYS_CS2_CFG              0x0006F900
305 #else
306 #define CONFIG_SYS_BOOTCS_CFG           0x0002F900
307 #define CONFIG_SYS_CS1_CFG              0x0001FB00
308 #define CONFIG_SYS_CS2_CFG              0x0002F90C
309 #endif
310
311 /*
312  * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
313  * waitstates, writeswap and readswap enabled
314  */
315 #define CONFIG_SYS_CS3_CFG              0x00FFFB0C
316 #define CONFIG_SYS_CS6_CFG              0x00FFFB0C
317 #define CONFIG_SYS_CS7_CFG              0x4040751C
318
319 #define CONFIG_SYS_CS_BURST             0x00000000
320 #define CONFIG_SYS_CS_DEADCYCLE         0x33330000
321
322 #define CONFIG_SYS_RESET_ADDRESS        0xff000000
323
324 /*-----------------------------------------------------------------------
325  * USB stuff
326  *-----------------------------------------------------------------------
327  */
328 #define CONFIG_USB_CLOCK                0x0001BBBB
329 #define CONFIG_USB_CONFIG               0x00005000
330
331 /*-----------------------------------------------------------------------
332  * IDE/ATA stuff Supports IDE harddisk
333  *-----------------------------------------------------------------------
334  */
335 #define CONFIG_IDE_PREINIT
336
337 #define CONFIG_SYS_IDE_MAXBUS           1 /* max. 1 IDE bus */
338 #define CONFIG_SYS_IDE_MAXDEVICE        2 /* max. 2 drives per IDE bus */
339
340 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
341
342 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
343
344 /* Offset for data I/O */
345 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
346
347 /* Offset for normal register accesses */
348 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
349
350 /* Offset for alternate registers */
351 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
352
353 /* Interval between registers */
354 #define CONFIG_SYS_ATA_STRIDE           4
355
356 #endif /* __CONFIG_H */