drivers/pci/Kconfig: Add PCI
[platform/kernel/u-boot.git] / include / configs / ipek01.h
1 /*
2  * (C) Copyright 2006
3  * MicroSys GmbH
4  *
5  * (C) Copyright 2009
6  * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17
18 #define CONFIG_MPC5200
19 #define CONFIG_MPX5200          1       /* MPX5200 board */
20 #define CONFIG_MPC5200_DDR      1       /* use DDR RAM */
21 #define CONFIG_IPEK01                   /* Motherboard is ipek01 */
22
23 #define CONFIG_SYS_TEXT_BASE    0xfc000000
24
25 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000 /* ... running at 33MHz */
26
27 #define CONFIG_MISC_INIT_R
28
29 #define CONFIG_SYS_CACHELINE_SIZE       32 /* For MPC5xxx CPUs */
30 #ifdef CONFIG_CMD_KGDB
31 #define CONFIG_SYS_CACHELINE_SHIFT      5  /* log base 2 of the above value */
32 #endif
33
34 /*
35  * Serial console configuration
36  */
37 #define CONFIG_PSC_CONSOLE      1       /* console is on PSC1 */
38 #define CONFIG_BAUDRATE         115200  /* ... at 9600 bps */
39 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
40
41 #define CONFIG_CMDLINE_EDITING  1       /* add command line history */
42
43 /*
44  * Video configuration for LIME GDC
45  */
46 #ifdef CONFIG_VIDEO
47 #define CONFIG_VIDEO_MB862xx
48 #define CONFIG_VIDEO_MB862xx_ACCEL
49 #define VIDEO_FB_16BPP_WORD_SWAP
50 #define CONFIG_VIDEO_LOGO
51 #define CONFIG_VIDEO_BMP_LOGO
52 #define CONFIG_SPLASH_SCREEN
53 #define CONFIG_VIDEO_BMP_GZIP
54 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
55 /* Lime clock frequency */
56 #define CONFIG_SYS_MB862xx_CCF  0x90000 /* geo 166MHz other 133MHz */
57 /* SDRAM parameter */
58 #define CONFIG_SYS_MB862xx_MMR  0x41c767e3
59 #endif
60
61 /*
62  * PCI Mapping:
63  * 0x40000000 - 0x4fffffff - PCI Memory
64  * 0x50000000 - 0x50ffffff - PCI IO Space
65  */
66 #define CONFIG_PCI_PNP          1
67 #define CONFIG_PCI_SCAN_SHOW    1
68
69 #define CONFIG_PCI_MEM_BUS      0x40000000
70 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
71 #define CONFIG_PCI_MEM_SIZE     0x10000000
72
73 #define CONFIG_PCI_IO_BUS       0x50000000
74 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
75 #define CONFIG_PCI_IO_SIZE      0x01000000
76
77 #define CONFIG_MII              1
78 #define CONFIG_EEPRO100         1
79 #define CONFIG_SYS_RX_ETH_BUFFER        8  /* use 8 rx buffer on eepro100  */
80
81 /* Partitions */
82 #define CONFIG_DOS_PARTITION
83
84 /* USB */
85 #define CONFIG_USB_OHCI_NEW
86 #define CONFIG_SYS_OHCI_BE_CONTROLLER
87
88 #define CONFIG_SYS_USB_OHCI_CPU_INIT
89 #define CONFIG_SYS_USB_OHCI_REGS_BASE           MPC5XXX_USB
90 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "mpc5200"
91 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
92
93 /*
94  * Command line configuration.
95  */
96 #ifdef CONFIG_VIDEO
97 #define CONFIG_CMD_BMP          /* BMP support */
98 #endif
99 #define CONFIG_CMD_DATE         /* support for RTC, date/time...*/
100 #define CONFIG_CMD_IDE          /* IDE harddisk support */
101 #define CONFIG_CMD_IRQ          /* irqinfo */
102 #define CONFIG_CMD_PCI          /* pciinfo */
103
104 #define CONFIG_SYS_LOWBOOT      1
105
106 /*
107  * Autobooting
108  */
109
110 #define CONFIG_PREBOOT  "echo;" \
111         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
112         "echo"
113
114 #undef  CONFIG_BOOTARGS
115
116 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
117         "netdev=eth0\0"                                                 \
118         "consoledev=ttyPSC0\0"                                          \
119         "hostname=ipek01\0"                                             \
120         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
121                 "nfsroot=${serverip}:${rootpath}\0"                     \
122         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
123         "addip=setenv bootargs ${bootargs} "                            \
124                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
125                 ":${hostname}:${netdev}:off panic=1\0"                  \
126         "addtty=setenv bootargs ${bootargs} "                           \
127                 "console=${consoledev},${baudrate}\0"                   \
128         "flash_nfs=run nfsargs addip addtty;"                           \
129                 "bootm ${kernel_addr} - ${fdtaddr}\0"                   \
130         "flash_self=run ramargs addip addtty;"                          \
131                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0"     \
132         "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};"  \
133                 "run nfsargs addip addtty;"                             \
134                  "bootm ${loadaddr} - ${fdtaddr}\0"                     \
135         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
136         "bootfile=ipek01/uImage\0"                                      \
137         "load=tftp 100000 ipek01/u-boot.bin\0"                          \
138         "update=protect off FC000000 +60000; era FC000000 +60000; "     \
139                 "cp.b 100000 FC000000 ${filesize}\0"                    \
140         "upd=run load;run update\0"                                     \
141         "fdtaddr=800000\0"                                              \
142         "loadaddr=400000\0"                                             \
143         "fdtfile=ipek01/ipek01.dtb\0"                                   \
144         ""
145
146 #define CONFIG_BOOTCOMMAND      "run flash_self"
147
148 /*
149  * IPB Bus clocking configuration.
150  */
151 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK         /* for 133MHz */
152 /* PCI clock must be 33, because board will not boot */
153 #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2     /* for 66MHz */
154
155 /*
156  * Open firmware flat tree support
157  */
158 #define OF_CPU                  "PowerPC,5200@0"
159 #define OF_SOC                  "soc5200@f0000000"
160 #define OF_TBCLK                (bd->bi_busfreq / 4)
161
162 /*
163  * I2C configuration
164  */
165 #define CONFIG_HARD_I2C         1       /* I2C with hardware support */
166 #define CONFIG_SYS_I2C_MODULE   2       /* Select I2C module #1 or #2 */
167
168 #define CONFIG_SYS_I2C_SPEED    100000  /* 100 kHz */
169 #define CONFIG_SYS_I2C_SLAVE    0x7F
170
171 /*
172  * EEPROM configuration
173  */
174 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
175 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
176 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6
177 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10
178
179 /*
180  * RTC configuration
181  */
182 #define CONFIG_RTC_PCF8563
183 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
184
185 #define CONFIG_SYS_FLASH_BASE           0xFC000000
186 #define CONFIG_SYS_FLASH_SIZE           0x01000000
187 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + \
188                                          CONFIG_SYS_MONITOR_LEN)
189
190 #define CONFIG_SYS_MAX_FLASH_BANKS      1    /* max num of memory banks */
191 #define CONFIG_SYS_MAX_FLASH_SECT       256  /* max num of sects on one chip */
192 #define CONFIG_SYS_FLASH_PROTECTION  /* "Real" (hardware) sectors protection */
193
194 /* use CFI flash driver */
195 #define CONFIG_FLASH_CFI_DRIVER
196 #define CONFIG_SYS_FLASH_CFI
197 #define CONFIG_SYS_FLASH_EMPTY_INFO
198 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
199
200 /*
201  * Environment settings
202  */
203 #define CONFIG_ENV_IS_IN_FLASH          1
204 #define CONFIG_ENV_SIZE                 0x10000
205 #define CONFIG_ENV_SECT_SIZE            0x20000
206 #define CONFIG_ENV_OVERWRITE            1
207 #define CONFIG_ENV_ADDR_REDUND          (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
208 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
209
210 /*
211  * Memory map
212  */
213 #define CONFIG_SYS_MBAR                 0xf0000000
214 #define CONFIG_SYS_SDRAM_BASE           0x00000000
215 #define CONFIG_SYS_DEFAULT_MBAR         0x80000000
216 #define CONFIG_SYS_SRAM_BASE            0xF1000000
217 #define CONFIG_SYS_SRAM_SIZE            0x00200000
218 #define CONFIG_SYS_LIME_BASE            0xE4000000
219 #define CONFIG_SYS_LIME_SIZE            0x04000000
220 #define CONFIG_SYS_FPGA_BASE            0xC0000000
221 #define CONFIG_SYS_FPGA_SIZE            0x10000000
222 #define CONFIG_SYS_MPEG_BASE            0xe2000000
223 #define CONFIG_SYS_MPEG_SIZE            0x01000000
224 #define CONFIG_SYS_CF_BASE              0xe1000000
225 #define CONFIG_SYS_CF_SIZE              0x01000000
226
227 /* Use SRAM until RAM will be available */
228 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
229 /* End of used area in DPRAM */
230 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
231
232 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
233                                          GENERATED_GBL_DATA_SIZE)
234 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
235
236 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
237 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
238 #   define CONFIG_SYS_RAMBOOT           1
239 #endif
240
241 #define CONFIG_SYS_MONITOR_LEN  (384 << 10)  /* Reserve 384 kB for Monitor */
242 #define CONFIG_SYS_MALLOC_LEN   (4 << 20)    /* Reserve 128 kB for malloc() */
243 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)    /* Initial Memory map for Linux */
244
245 /*
246  * Ethernet configuration
247  */
248 #define CONFIG_MPC5xxx_FEC              1
249 #define CONFIG_MPC5xxx_FEC_MII100
250 #define CONFIG_PHY_ADDR                 0x00
251
252 /*
253  * GPIO configuration
254  */
255 #define CONFIG_SYS_GPS_PORT_CONFIG      0x1d556624
256
257 /*
258  * Miscellaneous configurable options
259  */
260 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
261 #ifdef CONFIG_CMD_KGDB
262 #define CONFIG_SYS_CBSIZE               1024    /* Console I/O Buffer Size */
263 #else
264 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
265 #endif
266 /* Print Buffer Size */
267 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
268                                          sizeof(CONFIG_SYS_PROMPT) + 16)
269 /* max number of command args */
270 #define CONFIG_SYS_MAXARGS              16
271 /* Boot Argument Buffer Size */
272 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
273
274 #define CONFIG_SYS_MEMTEST_START        0x00100000      /* memtest works on */
275 #define CONFIG_SYS_MEMTEST_END          0x00f00000      /* 1...15 MB in DRAM */
276
277 #define CONFIG_SYS_LOAD_ADDR            0x100000 /* default load address */
278
279 /*
280  * Various low-level settings
281  */
282 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
283 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
284
285 #define CONFIG_SYS_BOOTCS_START         CONFIG_SYS_FLASH_BASE
286 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
287 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
288 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
289 #define CONFIG_SYS_CS1_START            CONFIG_SYS_SRAM_BASE
290 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_SRAM_SIZE
291 #define CONFIG_SYS_CS3_START            CONFIG_SYS_LIME_BASE
292 #define CONFIG_SYS_CS3_SIZE             CONFIG_SYS_LIME_SIZE
293 #define CONFIG_SYS_CS6_START            CONFIG_SYS_FPGA_BASE
294 #define CONFIG_SYS_CS6_SIZE             CONFIG_SYS_FPGA_SIZE
295 #define CONFIG_SYS_CS5_START            CONFIG_SYS_CF_BASE
296 #define CONFIG_SYS_CS5_SIZE             CONFIG_SYS_CF_SIZE
297 #define CONFIG_SYS_CS7_START            CONFIG_SYS_MPEG_BASE
298 #define CONFIG_SYS_CS7_SIZE             CONFIG_SYS_MPEG_SIZE
299
300 #ifdef CONFIG_SYS_PCISPEED_66
301 #define CONFIG_SYS_BOOTCS_CFG           0x0006F900
302 #define CONFIG_SYS_CS1_CFG              0x0004FB00
303 #define CONFIG_SYS_CS2_CFG              0x0006F900
304 #else
305 #define CONFIG_SYS_BOOTCS_CFG           0x0002F900
306 #define CONFIG_SYS_CS1_CFG              0x0001FB00
307 #define CONFIG_SYS_CS2_CFG              0x0002F90C
308 #endif
309
310 /*
311  * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
312  * waitstates, writeswap and readswap enabled
313  */
314 #define CONFIG_SYS_CS3_CFG              0x00FFFB0C
315 #define CONFIG_SYS_CS6_CFG              0x00FFFB0C
316 #define CONFIG_SYS_CS7_CFG              0x4040751C
317
318 #define CONFIG_SYS_CS_BURST             0x00000000
319 #define CONFIG_SYS_CS_DEADCYCLE         0x33330000
320
321 #define CONFIG_SYS_RESET_ADDRESS        0xff000000
322
323 /*-----------------------------------------------------------------------
324  * USB stuff
325  *-----------------------------------------------------------------------
326  */
327 #define CONFIG_USB_CLOCK                0x0001BBBB
328 #define CONFIG_USB_CONFIG               0x00005000
329
330 /*-----------------------------------------------------------------------
331  * IDE/ATA stuff Supports IDE harddisk
332  *-----------------------------------------------------------------------
333  */
334 #define CONFIG_IDE_PREINIT
335
336 #define CONFIG_SYS_IDE_MAXBUS           1 /* max. 1 IDE bus */
337 #define CONFIG_SYS_IDE_MAXDEVICE        2 /* max. 2 drives per IDE bus */
338
339 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
340
341 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
342
343 /* Offset for data I/O */
344 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
345
346 /* Offset for normal register accesses */
347 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
348
349 /* Offset for alternate registers */
350 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
351
352 /* Interval between registers */
353 #define CONFIG_SYS_ATA_STRIDE           4
354
355 #endif /* __CONFIG_H */