Convert CONFIG_CMD_BMP to Kconfig
[platform/kernel/u-boot.git] / include / configs / ipek01.h
1 /*
2  * (C) Copyright 2006
3  * MicroSys GmbH
4  *
5  * (C) Copyright 2009
6  * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17
18 #define CONFIG_MPC5200
19 #define CONFIG_MPX5200          1       /* MPX5200 board */
20 #define CONFIG_MPC5200_DDR      1       /* use DDR RAM */
21 #define CONFIG_IPEK01                   /* Motherboard is ipek01 */
22
23 #define CONFIG_SYS_TEXT_BASE    0xfc000000
24
25 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000 /* ... running at 33MHz */
26
27 #define CONFIG_MISC_INIT_R
28
29 #define CONFIG_SYS_CACHELINE_SIZE       32 /* For MPC5xxx CPUs */
30 #ifdef CONFIG_CMD_KGDB
31 #define CONFIG_SYS_CACHELINE_SHIFT      5  /* log base 2 of the above value */
32 #endif
33
34 /*
35  * Serial console configuration
36  */
37 #define CONFIG_PSC_CONSOLE      1       /* console is on PSC1 */
38 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
39
40 #define CONFIG_CMDLINE_EDITING  1       /* add command line history */
41
42 /*
43  * Video configuration for LIME GDC
44  */
45 #ifdef CONFIG_VIDEO
46 #define CONFIG_VIDEO_MB862xx
47 #define CONFIG_VIDEO_MB862xx_ACCEL
48 #define VIDEO_FB_16BPP_WORD_SWAP
49 #define CONFIG_VIDEO_LOGO
50 #define CONFIG_VIDEO_BMP_LOGO
51 #define CONFIG_SPLASH_SCREEN
52 #define CONFIG_VIDEO_BMP_GZIP
53 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
54 /* Lime clock frequency */
55 #define CONFIG_SYS_MB862xx_CCF  0x90000 /* geo 166MHz other 133MHz */
56 /* SDRAM parameter */
57 #define CONFIG_SYS_MB862xx_MMR  0x41c767e3
58 #endif
59
60 /*
61  * PCI Mapping:
62  * 0x40000000 - 0x4fffffff - PCI Memory
63  * 0x50000000 - 0x50ffffff - PCI IO Space
64  */
65 #define CONFIG_PCI_SCAN_SHOW    1
66
67 #define CONFIG_PCI_MEM_BUS      0x40000000
68 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
69 #define CONFIG_PCI_MEM_SIZE     0x10000000
70
71 #define CONFIG_PCI_IO_BUS       0x50000000
72 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
73 #define CONFIG_PCI_IO_SIZE      0x01000000
74
75 #define CONFIG_MII              1
76 #define CONFIG_EEPRO100         1
77 #define CONFIG_SYS_RX_ETH_BUFFER        8  /* use 8 rx buffer on eepro100  */
78
79 /* USB */
80 #define CONFIG_USB_OHCI_NEW
81 #define CONFIG_SYS_OHCI_BE_CONTROLLER
82
83 #define CONFIG_SYS_USB_OHCI_CPU_INIT
84 #define CONFIG_SYS_USB_OHCI_REGS_BASE           MPC5XXX_USB
85 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "mpc5200"
86 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
87
88 /*
89  * Command line configuration.
90  */
91 #define CONFIG_CMD_DATE         /* support for RTC, date/time...*/
92 #define CONFIG_CMD_IDE          /* IDE harddisk support */
93 #define CONFIG_CMD_IRQ          /* irqinfo */
94 #define CONFIG_CMD_PCI          /* pciinfo */
95
96 #define CONFIG_SYS_LOWBOOT      1
97
98 /*
99  * Autobooting
100  */
101
102 #define CONFIG_PREBOOT  "echo;" \
103         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
104         "echo"
105
106 #undef  CONFIG_BOOTARGS
107
108 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
109         "netdev=eth0\0"                                                 \
110         "consoledev=ttyPSC0\0"                                          \
111         "hostname=ipek01\0"                                             \
112         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
113                 "nfsroot=${serverip}:${rootpath}\0"                     \
114         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
115         "addip=setenv bootargs ${bootargs} "                            \
116                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
117                 ":${hostname}:${netdev}:off panic=1\0"                  \
118         "addtty=setenv bootargs ${bootargs} "                           \
119                 "console=${consoledev},${baudrate}\0"                   \
120         "flash_nfs=run nfsargs addip addtty;"                           \
121                 "bootm ${kernel_addr} - ${fdtaddr}\0"                   \
122         "flash_self=run ramargs addip addtty;"                          \
123                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0"     \
124         "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};"  \
125                 "run nfsargs addip addtty;"                             \
126                  "bootm ${loadaddr} - ${fdtaddr}\0"                     \
127         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
128         "bootfile=ipek01/uImage\0"                                      \
129         "load=tftp 100000 ipek01/u-boot.bin\0"                          \
130         "update=protect off FC000000 +60000; era FC000000 +60000; "     \
131                 "cp.b 100000 FC000000 ${filesize}\0"                    \
132         "upd=run load;run update\0"                                     \
133         "fdtaddr=800000\0"                                              \
134         "loadaddr=400000\0"                                             \
135         "fdtfile=ipek01/ipek01.dtb\0"                                   \
136         ""
137
138 #define CONFIG_BOOTCOMMAND      "run flash_self"
139
140 /*
141  * IPB Bus clocking configuration.
142  */
143 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK         /* for 133MHz */
144 /* PCI clock must be 33, because board will not boot */
145 #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2     /* for 66MHz */
146
147 /*
148  * Open firmware flat tree support
149  */
150 #define OF_CPU                  "PowerPC,5200@0"
151 #define OF_SOC                  "soc5200@f0000000"
152 #define OF_TBCLK                (bd->bi_busfreq / 4)
153
154 /*
155  * I2C configuration
156  */
157 #define CONFIG_HARD_I2C         1       /* I2C with hardware support */
158 #define CONFIG_SYS_I2C_MODULE   2       /* Select I2C module #1 or #2 */
159
160 #define CONFIG_SYS_I2C_SPEED    100000  /* 100 kHz */
161 #define CONFIG_SYS_I2C_SLAVE    0x7F
162
163 /*
164  * EEPROM configuration
165  */
166 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
167 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
168 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6
169 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10
170
171 /*
172  * RTC configuration
173  */
174 #define CONFIG_RTC_PCF8563
175 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
176
177 #define CONFIG_SYS_FLASH_BASE           0xFC000000
178 #define CONFIG_SYS_FLASH_SIZE           0x01000000
179 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + \
180                                          CONFIG_SYS_MONITOR_LEN)
181
182 #define CONFIG_SYS_MAX_FLASH_BANKS      1    /* max num of memory banks */
183 #define CONFIG_SYS_MAX_FLASH_SECT       256  /* max num of sects on one chip */
184 #define CONFIG_SYS_FLASH_PROTECTION  /* "Real" (hardware) sectors protection */
185
186 /* use CFI flash driver */
187 #define CONFIG_FLASH_CFI_DRIVER
188 #define CONFIG_SYS_FLASH_CFI
189 #define CONFIG_SYS_FLASH_EMPTY_INFO
190 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
191
192 /*
193  * Environment settings
194  */
195 #define CONFIG_ENV_IS_IN_FLASH          1
196 #define CONFIG_ENV_SIZE                 0x10000
197 #define CONFIG_ENV_SECT_SIZE            0x20000
198 #define CONFIG_ENV_OVERWRITE            1
199 #define CONFIG_ENV_ADDR_REDUND          (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
200 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
201
202 /*
203  * Memory map
204  */
205 #define CONFIG_SYS_MBAR                 0xf0000000
206 #define CONFIG_SYS_SDRAM_BASE           0x00000000
207 #define CONFIG_SYS_DEFAULT_MBAR         0x80000000
208 #define CONFIG_SYS_SRAM_BASE            0xF1000000
209 #define CONFIG_SYS_SRAM_SIZE            0x00200000
210 #define CONFIG_SYS_LIME_BASE            0xE4000000
211 #define CONFIG_SYS_LIME_SIZE            0x04000000
212 #define CONFIG_SYS_FPGA_BASE            0xC0000000
213 #define CONFIG_SYS_FPGA_SIZE            0x10000000
214 #define CONFIG_SYS_MPEG_BASE            0xe2000000
215 #define CONFIG_SYS_MPEG_SIZE            0x01000000
216 #define CONFIG_SYS_CF_BASE              0xe1000000
217 #define CONFIG_SYS_CF_SIZE              0x01000000
218
219 /* Use SRAM until RAM will be available */
220 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
221 /* End of used area in DPRAM */
222 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
223
224 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
225                                          GENERATED_GBL_DATA_SIZE)
226 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
227
228 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
229 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
230 #   define CONFIG_SYS_RAMBOOT           1
231 #endif
232
233 #define CONFIG_SYS_MONITOR_LEN  (384 << 10)  /* Reserve 384 kB for Monitor */
234 #define CONFIG_SYS_MALLOC_LEN   (4 << 20)    /* Reserve 128 kB for malloc() */
235 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)    /* Initial Memory map for Linux */
236
237 /*
238  * Ethernet configuration
239  */
240 #define CONFIG_MPC5xxx_FEC              1
241 #define CONFIG_MPC5xxx_FEC_MII100
242 #define CONFIG_PHY_ADDR                 0x00
243
244 /*
245  * GPIO configuration
246  */
247 #define CONFIG_SYS_GPS_PORT_CONFIG      0x1d556624
248
249 /*
250  * Miscellaneous configurable options
251  */
252 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
253 #ifdef CONFIG_CMD_KGDB
254 #define CONFIG_SYS_CBSIZE               1024    /* Console I/O Buffer Size */
255 #else
256 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
257 #endif
258 /* Print Buffer Size */
259 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
260                                          sizeof(CONFIG_SYS_PROMPT) + 16)
261 /* max number of command args */
262 #define CONFIG_SYS_MAXARGS              16
263 /* Boot Argument Buffer Size */
264 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
265
266 #define CONFIG_SYS_MEMTEST_START        0x00100000      /* memtest works on */
267 #define CONFIG_SYS_MEMTEST_END          0x00f00000      /* 1...15 MB in DRAM */
268
269 #define CONFIG_SYS_LOAD_ADDR            0x100000 /* default load address */
270
271 /*
272  * Various low-level settings
273  */
274 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
275 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
276
277 #define CONFIG_SYS_BOOTCS_START         CONFIG_SYS_FLASH_BASE
278 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
279 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
280 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
281 #define CONFIG_SYS_CS1_START            CONFIG_SYS_SRAM_BASE
282 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_SRAM_SIZE
283 #define CONFIG_SYS_CS3_START            CONFIG_SYS_LIME_BASE
284 #define CONFIG_SYS_CS3_SIZE             CONFIG_SYS_LIME_SIZE
285 #define CONFIG_SYS_CS6_START            CONFIG_SYS_FPGA_BASE
286 #define CONFIG_SYS_CS6_SIZE             CONFIG_SYS_FPGA_SIZE
287 #define CONFIG_SYS_CS5_START            CONFIG_SYS_CF_BASE
288 #define CONFIG_SYS_CS5_SIZE             CONFIG_SYS_CF_SIZE
289 #define CONFIG_SYS_CS7_START            CONFIG_SYS_MPEG_BASE
290 #define CONFIG_SYS_CS7_SIZE             CONFIG_SYS_MPEG_SIZE
291
292 #ifdef CONFIG_SYS_PCISPEED_66
293 #define CONFIG_SYS_BOOTCS_CFG           0x0006F900
294 #define CONFIG_SYS_CS1_CFG              0x0004FB00
295 #define CONFIG_SYS_CS2_CFG              0x0006F900
296 #else
297 #define CONFIG_SYS_BOOTCS_CFG           0x0002F900
298 #define CONFIG_SYS_CS1_CFG              0x0001FB00
299 #define CONFIG_SYS_CS2_CFG              0x0002F90C
300 #endif
301
302 /*
303  * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
304  * waitstates, writeswap and readswap enabled
305  */
306 #define CONFIG_SYS_CS3_CFG              0x00FFFB0C
307 #define CONFIG_SYS_CS6_CFG              0x00FFFB0C
308 #define CONFIG_SYS_CS7_CFG              0x4040751C
309
310 #define CONFIG_SYS_CS_BURST             0x00000000
311 #define CONFIG_SYS_CS_DEADCYCLE         0x33330000
312
313 #define CONFIG_SYS_RESET_ADDRESS        0xff000000
314
315 /*-----------------------------------------------------------------------
316  * USB stuff
317  *-----------------------------------------------------------------------
318  */
319 #define CONFIG_USB_CLOCK                0x0001BBBB
320 #define CONFIG_USB_CONFIG               0x00005000
321
322 /*-----------------------------------------------------------------------
323  * IDE/ATA stuff Supports IDE harddisk
324  *-----------------------------------------------------------------------
325  */
326 #define CONFIG_IDE_PREINIT
327
328 #define CONFIG_SYS_IDE_MAXBUS           1 /* max. 1 IDE bus */
329 #define CONFIG_SYS_IDE_MAXDEVICE        2 /* max. 2 drives per IDE bus */
330
331 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
332
333 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
334
335 /* Offset for data I/O */
336 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
337
338 /* Offset for normal register accesses */
339 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
340
341 /* Offset for alternate registers */
342 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
343
344 /* Interval between registers */
345 #define CONFIG_SYS_ATA_STRIDE           4
346
347 #endif /* __CONFIG_H */