2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
32 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34 #define CONFIG_INKA4X0 1 /* INKA4x0 board */
36 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
38 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39 #define BOOTFLAG_WARM 0x02 /* Software reboot */
41 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
43 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
44 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
45 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
49 * Serial console configuration
51 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
52 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
53 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
57 * 0x40000000 - 0x4fffffff - PCI Memory
58 * 0x50000000 - 0x50ffffff - PCI IO Space
61 #define CONFIG_PCI_PNP 1
62 #define CONFIG_PCI_SCAN_SHOW 1
64 #define CONFIG_PCI_MEM_BUS 0x40000000
65 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
66 #define CONFIG_PCI_MEM_SIZE 0x10000000
68 #define CONFIG_PCI_IO_BUS 0x50000000
69 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
70 #define CONFIG_PCI_IO_SIZE 0x01000000
72 #define CFG_XLB_PIPELINING 1
75 #define CONFIG_MAC_PARTITION
76 #define CONFIG_DOS_PARTITION
77 #define CONFIG_ISO_PARTITION
82 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
92 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
93 #include <cmd_confdefs.h>
95 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
97 #if (TEXT_BASE == 0xFFE00000) /* Boot low */
98 # define CFG_LOWBOOT 1
104 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
106 #define CONFIG_PREBOOT "echo;" \
107 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
110 #undef CONFIG_BOOTARGS
112 #define CONFIG_EXTRA_ENV_SETTINGS \
114 "nfsargs=setenv bootargs root=/dev/nfs rw " \
115 "nfsroot=${serverip}:${rootpath}\0" \
116 "ramargs=setenv bootargs root=/dev/ram rw\0" \
117 "addip=setenv bootargs ${bootargs} " \
118 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
119 ":${hostname}:${netdev}:off panic=1\0" \
120 "flash_nfs=run nfsargs addip;" \
121 "bootm ${kernel_addr}\0" \
122 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
123 "rootpath=/opt/eldk/ppc_82xx\0" \
126 #define CONFIG_BOOTCOMMAND "run net_nfs"
129 * IPB Bus clocking configuration.
131 #define CFG_IPBSPEED_133 /* define for 133MHz speed */
134 * Flash configuration
136 #define CFG_FLASH_BASE 0xFFE00000
138 #define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
139 #define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
141 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
142 #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
144 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
145 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
148 * Environment settings
150 #define CFG_ENV_IS_IN_FLASH 1
151 #define CFG_ENV_SIZE 0x2000
152 #define CFG_ENV_SECT_SIZE 0x2000
153 #define CONFIG_ENV_OVERWRITE 1
158 #define CFG_MBAR 0xF0000000
159 #define CFG_SDRAM_BASE 0x00000000
160 #define CFG_DEFAULT_MBAR 0x80000000
162 #define CONFIG_MPC5200_DDR
164 /* Use ON-Chip SRAM until RAM will be available */
165 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
167 /* preserve space for the post_word at end of on-chip SRAM */
168 #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
170 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
174 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
175 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
176 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
178 #define CFG_MONITOR_BASE TEXT_BASE
179 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
180 # define CFG_RAMBOOT 1
183 #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
184 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
185 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
188 * Ethernet configuration
190 #define CONFIG_MPC5xxx_FEC 1
192 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
194 /* #define CONFIG_FEC_10MBIT 1 */
195 #define CONFIG_PHY_ADDR 0x00
200 * use CS1 as gpio_wkup_6 output
201 * Bit 0 (mask: 0x80000000): 0
202 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
203 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
204 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
206 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
207 * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
208 * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
210 #define CFG_GPS_PORT_CONFIG 0x01001004
215 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
218 * Miscellaneous configurable options
220 #define CFG_LONGHELP /* undef to save memory */
221 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
222 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
223 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
225 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
227 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
228 #define CFG_MAXARGS 16 /* max number of command args */
229 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
231 /* Enable an alternate, more extensive memory test */
232 #define CFG_ALT_MEMTEST
234 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
235 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
237 #define CFG_LOAD_ADDR 0x100000 /* default load address */
239 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
242 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
243 * which is normally part of the default commands (CFV_CMD_DFL)
248 * Various low-level settings
250 #if defined(CONFIG_MPC5200)
251 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
252 #define CFG_HID0_FINAL HID0_ICE
254 #define CFG_HID0_INIT 0
255 #define CFG_HID0_FINAL 0
258 #define CFG_BOOTCS_START CFG_FLASH_BASE
259 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
260 #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
261 #define CFG_CS0_START CFG_FLASH_BASE
262 #define CFG_CS0_SIZE CFG_FLASH_SIZE
264 /* 32Mbit SRAM @0x30000000 */
265 #define CFG_CS1_START 0x30000000
266 #define CFG_CS1_SIZE 0x00400000
267 #define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
269 /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
270 #define CFG_CS2_START 0x80000000
271 #define CFG_CS2_SIZE 0x0001000
272 #define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
274 /* GPIO in @0x30400000 */
275 #define CFG_CS3_START 0x30400000
276 #define CFG_CS3_SIZE 0x00100000
277 #define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
279 #define CFG_CS_BURST 0x00000000
280 #define CFG_CS_DEADCYCLE 0x33333333
282 /*-----------------------------------------------------------------------
284 *-----------------------------------------------------------------------
286 #define CONFIG_USB_OHCI
287 #define CONFIG_USB_CLOCK 0x00015555
288 #define CONFIG_USB_CONFIG 0x00001000
289 #define CONFIG_USB_STORAGE
291 /*-----------------------------------------------------------------------
292 * IDE/ATA stuff Supports IDE harddisk
293 *-----------------------------------------------------------------------
296 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
298 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
299 #undef CONFIG_IDE_LED /* LED for ide not supported */
301 #define CONFIG_IDE_RESET /* reset for ide supported */
302 #define CONFIG_IDE_PREINIT
304 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
305 #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
307 #define CFG_ATA_IDE0_OFFSET 0x0000
308 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
309 #define CFG_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
310 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* Offset for normal register accesses */
311 #define CFG_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
312 #define CFG_ATA_STRIDE 4 /* Interval between registers */
314 #define CONFIG_ATAPI 1
316 #define CFG_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
318 #endif /* __CONFIG_H */